TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    CD74AC109: What are the differences between CD74AC109M96 and CD74ACT109M96 ? 0 Locked

    261 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    CD74HC4511MT is EOL, please help recommend TI replacement MPN; Better help provide CD74HC4511MT datasheet 0 Locked

    274 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    LSF0204: LSF0204 pull-up resistors check 0 Locked

    640 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    TXU0304: >100Mbps level translator: 3.3V=>1.8V 0 Locked

    589 views
    2 replies
    Latest over 2 years ago
    by Shota Mago
  • Suggested Answer

    SN74LXC1T45-Q1: Electrical Characteristics Table 0 Locked

    326 views
    3 replies
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC1G123 has a model in "PSPICE for TI" but there isn´t a model for SN74LV221A 0 Locked

    653 views
    1 reply
    Latest over 2 years ago
    by Albert Xu1
  • Suggested Answer

    LSF0108: A-side pullup resistor and high cap loading 0 Locked

    227 views
    1 reply
    Latest over 2 years ago
    by Jack Guan
  • Suggested Answer

    SN74AVC4T774: pin design check 0 Locked

    259 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74HCS595: Seeking guidance on shift registers for driving a 9x9 LED matrix 0 Locked

    1005 views
    4 replies
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    CD4046B: CD4046B VCO part 0 Locked

    825 views
    2 replies
    Latest over 2 years ago
    by Noel Fung
  • Suggested Answer

    SN74LXC2T45-Q1: Can support for IO level 0.69V translate to 1V at 125MHz ? 0 Locked

    307 views
    1 reply
    Latest over 2 years ago
    by Michael Ikwuyum
  • Answered

    SN74AHC1G04: Number of transistors in the SN74AHC1G04 chip 0 Locked

    250 views
    1 reply
    Latest over 2 years ago
    by Emrys Maier
  • Suggested Answer

    SN74LVC1G74: as a frequency divider 0 Locked

    501 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1G97-Q1: Output current rating 0 Locked

    391 views
    2 replies
    Latest over 2 years ago
    by Nicole Lin
  • Answered

    SN74LXC1T45-Q1: Data Pin Pull Down 0 Locked

    395 views
    1 reply
    Latest over 2 years ago
    by Joshua Salinas
  • Suggested Answer

    SN74AVC1T45: Maximum voltage on DIR pin 0 Locked

    314 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AXC4T774: Could you share the model of PSPICE or Tina 0 Locked

    523 views
    6 replies
    Latest over 2 years ago
    by Joshua Salinas
  • Suggested Answer

    SN74LVC1T45: 4 bits solution needed (features likes SN74LVC1T45) 0 Locked

    255 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC2G08: Slow Rise 3.3V 0 Locked

    269 views
    1 reply
    Latest over 2 years ago
    by Emrys Maier
  • Answered

    SN74AHCT1G08: Maximum Output Capacitance 0 Locked

    285 views
    1 reply
    Latest over 2 years ago
    by Emrys Maier
<>