TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] What is the maximum trace length ground-level translators can drive?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ The maximum trace length that ground-level translators (as well as logic devices) can drive is 60 mm. This is a safe trace length for most devices to drive across the majority…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Is DC ground shifting possible when both supplies are connected together?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ To use the ground shift capability, voltage supplies need to be isolated and fall within the recommended operating conditions. Let’s use the figure above as an example…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Can I generate a negative PWM signal from a positive PWM signal?

    Joshua Salinas
    Joshua Salinas
    Other Parts Discussed in Thread: TXG8041 FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ A negative signal can be generated from ground-level translators as long as the user’s system has a negative supply rail. To prevent…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Ground-Level Translators

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > > Current FAQ [FAQ] What are the differences between Ground-Level Translators and Digital Isolators? [FAQ] Can I generate a negative PWM signal from a positive PWM signal? [FAQ] Is DC ground shifting possible…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] What are the differences between Ground-Level Translators and Digital Isolators?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ Ground-Level Translators Digital Isolators GNDA to GNDB Difference 80V 3kVrms Galvanic Barrier No Yes GNDA to GNDB Leakage (VCC to GND…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] How do I size my external RC components surrounding Auto-Bi Directional Translators to fit my System Requirements?

    Jack Guan
    Jack Guan
    Part Number: TXB0108 TXB0102 LSF0102 LSF0101 TXS0104E LSF0108 LSF0002 TXB0104 TXB0106 TXB0101 TXS0108E TXS0101 TXS0102 LSF0204 Tool/software: Auto Bi-Directional translators demand additional design considerations over other translators, such as external…
    • 3 months ago
    • Logic
    • Logic forum
  • [FAQ]: My simulation in ICS is very slow - how do I fix it?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ The two biggest causes of slow simulation are: Fast oscillators and switching signals Large simulation timescales (simulations that take 1+ seconds) If the simulation is utilizing a square wave with a period that is…
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Are TPLDs pin-to-pin compatible with competitor devices?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Numerous TPLD products are either pin to pin or layout compatible with competing products. Our products utilize standard, JEDEC packaging standards.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Can my TPLD be changed after programming?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Once a TPLD is permanently programmed or “burned” through OTP, the design cannot be changed. If you wish to change your design after permanently programming an OTP part, a new, previously unprogrammed part must be used.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] How is TPLD programmed?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ TPLD is programmed through SPI communication enabled by the programmer firmware and InterConnect Studio (ICS). Each TPLD device uses 5 pins to program the device: 4 pins for SPI communication and 1 pin (GPI) that provides a specific…
    • 5 months ago
    • Logic
    • Logic forum
>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    SN74LVC8T245: Junction to Base (Bottom) 0 Locked

    305 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74AVC24T245: Solder Mask Opening 0 Locked

    668 views
    9 replies
    Latest over 4 years ago
    by Sadanori Kato
  • Suggested Answer

    TXB0104: Shorting of Output pins for Higher Drive Strength 0 Locked

    1013 views
    15 replies
    Latest over 4 years ago
    by Emrys Maier
  • Answered

    SN74AVC32T245: There are any differences between LFBGA and nFBGA? 0 Locked

    1193 views
    1 reply
    Latest over 4 years ago
    by Emrys Maier
  • Answered

    SN54LVC14A: Are the terminals gold plated 0 Locked

    477 views
    3 replies
    Latest over 4 years ago
    by Emrys Maier
  • Suggested Answer

    CD74HC74: After the chip is powered on, the ~R and ~S pins are both pulled high. According to the truth table, Q should output 0V. 0 Locked

    651 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC1G123: 74LVC1G123 minimum input pulse width 0 Locked

    603 views
    5 replies
    Latest over 4 years ago
    by Asaf Abraham
  • Answered

    SN74HCS595: 16bit shift register 0 Locked

    1441 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    CD74HCT165: internal impedance 0 Locked

    350 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC1G07: output protection 0 Locked

    351 views
    3 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN7406: I need a different logic family. 0 Locked

    825 views
    8 replies
    Latest over 4 years ago
    by Emrys Maier
  • Suggested Answer

    SN74HCS72-Q1: SN74HCS72-Q1 input and output issue 0 Locked

    779 views
    3 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Suggested Answer

    CD4013B: CD4013B input and output issue 0 Locked

    1180 views
    4 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74HC74A: Request SN74HC74A and SN74HC132A Datasheet 0 Locked

    483 views
    1 reply
    Latest over 4 years ago
    by Emrys Maier
  • Suggested Answer

    SN74AUP3G17: Ibis model for SN74AUP3G17? 0 Locked

    433 views
    1 reply
    Latest over 4 years ago
    by Emrys Maier
  • Suggested Answer

    SN74LVC1G07: what is the Vol(max) when Vcc = 3.3V and Iol = 4mA or 3.39mA 0 Locked

    859 views
    3 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74AHCT1G125: what the VIH and VIL would be if VCC only 3.3V 0 Locked

    494 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LV1T34: level shifter for 5V, 20MHz clock signal to 3.3V 0 Locked

    787 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74AUP1T08: Help with output oscillating on Schmitt Trigger AND 0 Locked

    1877 views
    10 replies
    Latest over 4 years ago
    by Matt Mueggenberg
  • Suggested Answer

    SN74AHCT139: Taping dimension tolerance 0 Locked

    358 views
    2 replies
    Latest over 4 years ago
    by Emrys Maier
<>