TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: Link up debug with DP83822

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    SN65DSI83-Q1: SN65DSI83-Q1 About Minumum Resulation 0 Locked

    385 views
    3 replies
    Latest over 4 years ago
    by Ikechukwu Anyiam
  • Answered

    TCA9539-Q1: the relationship between RESET and INT pin 0 Locked

    672 views
    3 replies
    Latest over 4 years ago
    by Chris Ayoub
  • Suggested Answer

    PCA9546A: About Vcc 0 Locked

    269 views
    2 replies
    Latest over 4 years ago
    by Chris Ayoub
  • Suggested Answer

    AWR6843AOPEVM: Code Composer Studio forum 0 Locked

    209 views
    1 reply
    Latest over 4 years ago
    by Akash Gondalia
  • Answered

    TPS65981: gate drive is turned off after 700mS, no over current event noticed 0 Locked

    214 views
    1 reply
    Latest over 4 years ago
    by Andy Goulbourne
  • Suggested Answer

    TCA9539: Leave floating on Pin 22, 23 0 Locked

    295 views
    3 replies
    Latest over 4 years ago
    by Eric Schott1
  • Suggested Answer

    DS90UB949-Q1: for LVDS interface, does it need add common inductor and TVS? 0 Locked

    566 views
    1 reply
    Latest over 4 years ago
    by Hamzeh Jaradat
  • Answered

    DP83848-EP: Frequency Divider for Clock Generation in MII Mode 0 Locked

    314 views
    1 reply
    Latest over 4 years ago
    by Kallikuppa Sreenivasa
  • Answered

    DP83848I: can pin40 CRS/CRS_DV be floating or not used 0 Locked

    283 views
    4 replies
    Latest over 4 years ago
    by Mingmo Zhu
  • Answered

    DS90UB948-Q1: questions 0 Locked

    112 views
    2 replies
    Latest over 4 years ago
    by Ivy Jin
  • Answered

    DS90UB953-Q1EVM: No sensor data output at des DS90UB954 from the ser DS90UB953 eval board 0 Locked

    887 views
    23 replies
    Latest over 4 years ago
    by Md Mizanur Rahman
  • Answered

    DS80PCI102: DS80PCI102 configuration without software provision 0 Locked

    275 views
    2 replies
    Latest over 4 years ago
    by guru sai
  • Answered

    TPS65987D: SPI access when no power input. 0 Locked

    151 views
    1 reply
    Latest over 4 years ago
    by Hari Patel1
  • Suggested Answer

    ADC12D500RF: Application inquiry 0 Locked

    176 views
    1 reply
    Latest over 4 years ago
    by Rob Reeder
  • Answered

    [FAQ] TUSB1064: How do I debug DP Alt Mode over USB Type-C interface? 0 Locked

    3220 views
    1 reply
    Latest over 4 years ago
    by David (ASIC) Liu
  • Answered

    TLK10081: How much loss can be compensated by equalization? 0 Locked

    292 views
    1 reply
    Latest over 4 years ago
    by Rodrigo Natal
  • Suggested Answer

    TUSB1064RNQEVM: TPS65982 config and firmware 0 Locked

    374 views
    4 replies
    Latest over 4 years ago
    by Brian Zhou
  • Suggested Answer

    DS90UB933-Q1: Where should I test the PoC supply noise 0 Locked

    236 views
    1 reply
    Latest over 4 years ago
    by Nicholas Darash
  • Answered

    DP83867E: Schematic Review 0 Locked

    522 views
    3 replies
    Latest over 4 years ago
    by Tony P1
  • Not Answered

    TPS65982: TPS65982 in sink mode I_PP_EXT current can't read from ADC 0 Locked

    465 views
    15 replies
    Latest over 4 years ago
    by Emma Hoying
<>