TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] What capacitance should my ESD diode be?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: ESD2CANXL24-Q1 , ESD2CAN24-Q1 , ESD2CANFD24-Q1 , ESD122 What should be considered when selecting a diode with parasitic capacitance?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    DP83869HM: Autonegotiation Strapping for RGMII to 1000Base-X configuration 0 Locked

    180 views
    1 reply
    Latest 6 months ago
    by Shane Hauser
  • Answered

    AM26C31: Absolute Maximum Ratings of AM26C31 / AM26LS31 Output Pins 0 Locked

    171 views
    2 replies
    Latest 6 months ago
    by BOBBY
  • Suggested Answer

    TDP0604: LV_DDC did not work after HPD_OUT assert 0 Locked

    314 views
    9 replies
    Latest 6 months ago
    by J
  • Suggested Answer

    TCAN1043-Q1: Data transmission method 0 Locked

    92 views
    1 reply
    Latest 6 months ago
    by Ethan Sempsrott
  • Answered

    TUSB321AI: Test board of TUSB321AI does not work 0 Locked

    262 views
    11 replies
    Latest 6 months ago
    by Colin Cook1
  • Suggested Answer

    AM26LV32E: AM26LV32EIPWR Marking 0 Locked

    105 views
    1 reply
    Latest 6 months ago
    by BOBBY
  • Suggested Answer

    AM26LV31: Example circuit for Quad line driver and receiver 0 Locked

    157 views
    2 replies
    Latest 6 months ago
    by BOBBY
  • Suggested Answer

    SN65LVDS1: Thermal information 0 Locked

    127 views
    2 replies
    Latest 6 months ago
    by BOBBY
  • Suggested Answer

    DS280BR820: DS280BR820 0 Locked

    87 views
    1 reply
    Latest 6 months ago
    by Drew Miller1
  • Answered

    DS250DF810: Would like to stop outputing signals until FPGA configuration is done. 0 Locked

    93 views
    1 reply
    Latest 6 months ago
    by Drew Miller1
  • Answered

    TLIN1431-Q1: Unused LIMP / Wake / LIMP pin 0 Locked

    143 views
    1 reply
    Latest 6 months ago
    by Sean Guo
  • Suggested Answer

    THVD1406: Rx(R) waveform will same as Tx(D) when I transmitt data. 0 Locked

    276 views
    6 replies
    Latest 6 months ago
    by BOBBY
  • Suggested Answer

    DS90UB971-Q1: DS90UB9702-Q1 0 Locked

    118 views
    1 reply
    Latest 6 months ago
    by Hamzeh Jaradat
  • Answered

    DS90UB941AS-Q1: DS90UB941AS-Q1 connect to DS90UB948-Q1EVM,ALP tool fails to detect the DS90UB941AS-Q1 device 0 Locked

    668 views
    18 replies
    Latest 6 months ago
    by Takuma Fujiwara
  • Suggested Answer

    DS90UH983-Q1: DS90UH983-Q1 and DS90UH988-Q1 initial table 0 Locked

    444 views
    7 replies
    Latest 6 months ago
    by Ikram Haque
  • Answered

    DS90UB941AS-Q1: Can we support single link with DOUT1? 0 Locked

    107 views
    2 replies
    Latest 6 months ago
    by Ikram Haque
  • Suggested Answer

    TUSB2E221: insertion loss compensation for the trace length 0 Locked

    107 views
    1 reply
    Latest 6 months ago
    by Nicholaus_Malone
  • Suggested Answer

    DS90UB953-Q1: Increase PoC filter current rating 0 Locked

    116 views
    1 reply
    Latest 6 months ago
    by Justin Phan
  • Suggested Answer

    DS160PT801: latency from terminal to terminal 0 Locked

    92 views
    1 reply
    Latest 6 months ago
    by David Waier
  • Suggested Answer

    TCA39416: Connecting more than one PGA2505 5V SPI part to a 3V3 SPI bus? 0 Locked

    198 views
    3 replies
    Latest 6 months ago
    by Clemens Ladisch
<>