TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    CD40106B: CD40106B 0 Locked

    129 views
    3 replies
    Latest 3 months ago
    by Albert Xu1
  • Suggested Answer

    CAHCT573-Q1: FIT (Failure in Time) rate and Failure Mode Distribution Percentage for CAHCT1G126DBVRQ1 0 Locked

    163 views
    4 replies
    Latest 3 months ago
    by Albert Xu1
  • Suggested Answer

    SN74LVC1G17: push-pull output and Similar function with SN74LVC1G17DBVR request 0 Locked

    143 views
    1 reply
    Latest 3 months ago
    by Malcolm Lyn
  • Suggested Answer

    SN74HC244: Grade of SN74HC244PWR 0 Locked

    85 views
    1 reply
    Latest 3 months ago
    by Malcolm Lyn
  • Suggested Answer

    SN74AUP1G74: More details requested regarding Ioff protection and interplay with ESD diodes during Vcc Ramp up and down 0 Locked

    167 views
    5 replies
    Latest 3 months ago
    by Nikki Dengel
  • Answered

    SN74HC00: Input voltage 0 Locked

    251 views
    6 replies
    Latest 3 months ago
    by Nikki Dengel
  • Answered

    CD4050B: Query on Using CD4050B for Selectable Logic Level Shifting (5V / 3.3V) 0 Locked

    332 views
    6 replies
    Latest 3 months ago
    by GAURAV UPADHYAY
  • Answered

    TXS0104E: Need to know the reflow soldering profile 0 Locked

    103 views
    1 reply
    Latest 3 months ago
    by Jack Guan
  • Suggested Answer

    SN74ALVC164245: FFF Alternate requirement for 74FCT164245TPVG (Renesas) 0 Locked

    92 views
    1 reply
    Latest 3 months ago
    by Joshua Salinas
  • Suggested Answer

    TXB0104: TXB0104 used as voltage translator for UART 0 Locked

    204 views
    3 replies
    Latest 3 months ago
    by Jack Guan
  • Answered

    SN74LVC1G97-Q1: Input voltage above VCC allowed? 0 Locked

    157 views
    4 replies
    Latest 3 months ago
    by Stephen Savulak
  • Suggested Answer

    SN74LV6T17-Q1: SPI Voltage level shift 0 Locked

    127 views
    3 replies
    Latest 3 months ago
    by Joshua Salinas
  • Answered

    SN54HCT244: Thermal Resistance, Junction to Ambient value 0 Locked

    126 views
    5 replies
    Latest 3 months ago
    by Marvn Arcangel
  • Answered

    TXU0102: Data direction from A to B, B to A or both? 0 Locked

    462 views
    3 replies
    Latest 3 months ago
    by Peter Roos
  • Answered

    TPLD1202: Sample of TPLD 1202 0 Locked

    117 views
    3 replies
    Latest 3 months ago
    by Owen Westfall
  • Not Answered

    CD40106B: Query on maximum output source current of individual channel 0 Locked

    100 views
    1 reply
    Latest 3 months ago
    by Clemens Ladisch
  • Answered

    SN74LVC8T245: Power Supply Sequence 0 Locked

    131 views
    1 reply
    Latest 3 months ago
    by Joshua Salinas
  • Answered

    SN74LVC1G00: Maximum Propagation Delay at Lower Load Capacitance and Resistance 0 Locked

    178 views
    4 replies
    Latest 3 months ago
    by Shinichi Inoue
  • Answered

    TXU0101: Graphics 0 Locked

    90 views
    1 reply
    Latest 3 months ago
    by Joshua Salinas
  • Suggested Answer

    SN74ACT174-Q1: Datasheet mistake 0 Locked

    163 views
    1 reply
    Latest 3 months ago
    by Owen Westfall
<>