TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    CD4060B-MIL: Difference between CD4060BF3A and CD4060BF Part numbers 0 Locked

    715 views
    2 replies
    Latest over 6 years ago
    by Wade Vonbergen
  • Suggested Answer

    SN74HC00: Top side marking 0 Locked

    869 views
    2 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Answered

    SN74LVC16T245: SN74LVC16T245DGVR 0 Locked

    216 views
    1 reply
    Latest over 6 years ago
    by Clemens Ladisch
  • Suggested Answer

    TXB0104: Behavior of TXB0104 when A port is Pulled high and B port is Pulled Low 0 Locked

    597 views
    6 replies
    Latest over 6 years ago
    by Vijetha HN
  • Suggested Answer

    TXS0104E: Normal communication 0 Locked

    304 views
    1 reply
    Latest over 6 years ago
    by Clemens Ladisch
  • Answered

    Need Logic gate solution 0 Locked

    342 views
    1 reply
    Latest over 6 years ago
    by Clemens Ladisch
  • Answered

    SN74GTL16612: thermal resistance theta and psi and rated max junction temp 0 Locked

    601 views
    3 replies
    Latest over 6 years ago
    by Karan Kotadia
  • Answered

    SN74GTLPH16912: maximum rated junction temperature 0 Locked

    345 views
    1 reply
    Latest over 6 years ago
    by Karan Kotadia
  • Suggested Answer

    SN74LVC8T245: Dears ,The SN74LVC8T245 , OUTPUT A--B. 3.3V TO 5V , output one 5us square wave when B side 5V power on ,without input , if there any wrong ? how to eliminate it ,the SCH and square as below 0 Locked

    1989 views
    6 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Answered

    SN74ALVTH16245: About a input signal frequency. 0 Locked

    398 views
    3 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Suggested Answer

    LSF0108-Q1: The A-side voltage 0 Locked

    645 views
    6 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Suggested Answer

    CD74HC04: Rough leadframe package for DIP/THT version of CD74HC04E 0 Locked

    785 views
    1 reply
    Latest over 6 years ago
    by Dylan Hubbard
  • Answered

    SN74LVC2G32-EP: Rated Junction Temperature 0 Locked

    520 views
    2 replies
    Latest over 6 years ago
    by Cedrick
  • Suggested Answer

    SN10KHT5541: ECL to TTL Logic: Going from Differential to Single-ended Inputs 0 Locked

    1663 views
    1 reply
    Latest over 6 years ago
    by Dylan Hubbard
  • Answered

    SN74LVC2T45: Output spike issue 0 Locked

    573 views
    8 replies
    Latest over 6 years ago
    by Mohammad Karimi
  • Answered

    SN7407: Turns On When Powered Down 0 Locked

    771 views
    5 replies
    Latest over 6 years ago
    by Matt Lang
  • Suggested Answer

    SN74LVC2G74QDCURQ1 0 Locked

    287 views
    2 replies
    Latest over 6 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC2G04: is there any dual inverter gate which can support 12V? 0 Locked

    493 views
    1 reply
    Latest over 6 years ago
    by Dylan Hubbard
  • Answered

    CD4541B: Datasheet Clarification 0 Locked

    563 views
    4 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74AUP2G00-Q1: How to design the gate's output? 0 Locked

    1303 views
    11 replies
    Latest over 6 years ago
    by Clemens Ladisch
<>