TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74LV4T08-Q1: SN74LV4T08-Q1 Maximum Input Transition Time 0 Locked

    297 views
    3 replies
    Latest 11 months ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AHCT1G04: About 4 Pin Configuration and Functions of Data sheet 0 Locked

    225 views
    1 reply
    Latest 11 months ago
    by Clemens Ladisch
  • Answered

    SN74LVT125-Q1: Quad Channel Buffer Recommendations for JTAG? 0 Locked

    461 views
    4 replies
    Latest 11 months ago
    by Clemens Ladisch
  • Answered

    SN74LVC2G74-Q1: SN74LVC2G74QDCURQ1 (Pin5) 0 Locked

    289 views
    3 replies
    Latest 11 months ago
    by Albert Xu1
  • Suggested Answer

    SN74AHC1G125: PCN 20231219000.1 Impact 0 Locked

    314 views
    3 replies
    Latest 11 months ago
    by Albert Xu1
  • Suggested Answer

    CY54FCT245T: Vout max 0 Locked

    151 views
    1 reply
    Latest 11 months ago
    by Ian Graham
  • Answered

    TXS0104V-Q1: Pins 6 & 9 = NC? 0 Locked

    200 views
    1 reply
    Latest 11 months ago
    by Jack Guan
  • Suggested Answer

    SN54SLC8T245-SEP: Trace length and propagation delay 0 Locked

    251 views
    1 reply
    Latest 11 months ago
    by Joshua Salinas
  • Suggested Answer

    LSF0108:About the 200kΩ Bias Resistor Value 0 Locked

    182 views
    1 reply
    Latest 11 months ago
    by Jack Guan
  • Suggested Answer

    TXS0108E: TXS0108E output low level is not 0V 0 Locked

    535 views
    4 replies
    Latest 11 months ago
    by Jack Guan
  • Suggested Answer

    SN74LVC2G126: POP Certificate 0 Locked

    306 views
    5 replies
    Latest 11 months ago
    by Kavin V
  • Suggested Answer

    SN74LVC1G08: The output signal of SN74LVC1G08DBV is unstable during the power-on process 0 Locked

    335 views
    2 replies
    Latest 11 months ago
    by Clemens Ladisch
  • Answered

    TPLD1202: Erratic WD simulation behavior 0 Locked

    320 views
    3 replies
    Latest 11 months ago
    by Clément Letonnelier
  • Suggested Answer

    SN74AVC1T45-Q1: SPI level-shifting with SN74AVC1T45-Q1 0 Locked

    251 views
    1 reply
    Latest 11 months ago
    by Clemens Ladisch
  • Answered

    SN74AVC1T45: Suggest 5V to 3.3 Buffer for Dual Colo LED Logic 0 Locked

    305 views
    4 replies
    Latest 11 months ago
    by Clemens Ladisch
  • Suggested Answer

    TXS0104E: push pull 0 Locked

    269 views
    2 replies
    Latest 11 months ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AVC4T774: cascade SN74AVC4T774 for SPI application 0 Locked

    336 views
    5 replies
    Latest 11 months ago
    by Joshua Salinas
  • Suggested Answer

    SN54SC8T541-SEP: PN54SC8T541MPWTSEP Ibis Model Request 0 Locked

    306 views
    5 replies
    Latest 11 months ago
    by Joshua Salinas
  • Suggested Answer

    SN74HCS4075-Q1: SN74HCS4075 0 Locked

    301 views
    1 reply
    Latest 11 months ago
    by Albert Xu1
  • Suggested Answer

    TPS62932: TPS62932DRL UVLO specifications 0 Locked

    237 views
    1 reply
    Latest 11 months ago
    by Gui He
<>