TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] What is the maximum trace length ground-level translators can drive?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ The maximum trace length that ground-level translators (as well as logic devices) can drive is 60 mm. This is a safe trace length for most devices to drive across the majority…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Is DC ground shifting possible when both supplies are connected together?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ To use the ground shift capability, voltage supplies need to be isolated and fall within the recommended operating conditions. Let’s use the figure above as an example…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Can I generate a negative PWM signal from a positive PWM signal?

    Joshua Salinas
    Joshua Salinas
    Other Parts Discussed in Thread: TXG8041 FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ A negative signal can be generated from ground-level translators as long as the user’s system has a negative supply rail. To prevent…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Ground-Level Translators

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > > Current FAQ [FAQ] What are the differences between Ground-Level Translators and Digital Isolators? [FAQ] Can I generate a negative PWM signal from a positive PWM signal? [FAQ] Is DC ground shifting possible…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] What are the differences between Ground-Level Translators and Digital Isolators?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ Ground-Level Translators Digital Isolators GNDA to GNDB Difference 80V 3kVrms Galvanic Barrier No Yes GNDA to GNDB Leakage (VCC to GND…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] How do I size my external RC components surrounding Auto-Bi Directional Translators to fit my System Requirements?

    Jack Guan
    Jack Guan
    Part Number: TXB0108 TXB0102 LSF0102 LSF0101 TXS0104E LSF0108 LSF0002 TXB0104 TXB0106 TXB0101 TXS0108E TXS0101 TXS0102 LSF0204 Tool/software: Auto Bi-Directional translators demand additional design considerations over other translators, such as external…
    • 3 months ago
    • Logic
    • Logic forum
  • [FAQ]: My simulation in ICS is very slow - how do I fix it?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ The two biggest causes of slow simulation are: Fast oscillators and switching signals Large simulation timescales (simulations that take 1+ seconds) If the simulation is utilizing a square wave with a period that is…
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Are TPLDs pin-to-pin compatible with competitor devices?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Numerous TPLD products are either pin to pin or layout compatible with competing products. Our products utilize standard, JEDEC packaging standards.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Can my TPLD be changed after programming?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Once a TPLD is permanently programmed or “burned” through OTP, the design cannot be changed. If you wish to change your design after permanently programming an OTP part, a new, previously unprogrammed part must be used.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] How is TPLD programmed?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ TPLD is programmed through SPI communication enabled by the programmer firmware and InterConnect Studio (ICS). Each TPLD device uses 5 pins to program the device: 4 pins for SPI communication and 1 pin (GPI) that provides a specific…
    • 5 months ago
    • Logic
    • Logic forum
>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    CD74HC151: Determining the settling time of the multiplexer when 3.3V is applied as VCC 0 Locked

    273 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74ABT244A: The tolerance of the Undershoot and Overshoot 0 Locked

    441 views
    3 replies
    Latest over 2 years ago
    by Emrys Maier
  • Answered

    SN74LVC1G74: Timing issues 0 Locked

    342 views
    5 replies
    Latest over 2 years ago
    by Yoav Benita
  • Answered

    SN74LVCH244A: We've encountered CLK and LD signal coupling issues with SN74LVCH244APWR. 0 Locked

    444 views
    5 replies
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC2T45: What was TA in datasheet revision L? 0 Locked

    360 views
    2 replies
    Latest over 2 years ago
    by Kazuya Nakai59
  • Suggested Answer

    SN74LVC1G126: VOH and VOL data 0 Locked

    281 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AVC4T245: How to handle the input pin after the OE pin is pulled high 0 Locked

    355 views
    4 replies
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    LSF0108-Q1: The high level output voltage of A side is clamped by VrefA 0 Locked

    660 views
    10 replies
    Latest over 2 years ago
    by chaodong deng
  • Answered

    SN74HCS04: Hysteresis variation with temperature and supply voltage 0 Locked

    484 views
    4 replies
    Latest over 2 years ago
    by Emrys Maier
  • Answered

    TXS0108E: solution support GPIO and I2C without external pull-up 0 Locked

    628 views
    7 replies
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC1G07: High-level input voltage with VCC between 3.6 and 4.5 V 0 Locked

    464 views
    3 replies
    Latest over 2 years ago
    by user4497266
  • Answered

    SN74LVC2G08: When have expanded operating temperature range? 0 Locked

    302 views
    2 replies
    Latest over 2 years ago
    by Daisuke Higa
  • Suggested Answer

    SN74HC165: Timing requirement between CLK and /LN 0 Locked

    442 views
    1 reply
    Latest over 2 years ago
    by Emrys Maier
  • Not Answered

    [FAQ] SN74HCS00: The Logic Industry's Smallest Leaded Package; DYY 0 Locked

    3671 views
    0 replies
    Started over 2 years ago
    by Brandt Burgdorf
  • Suggested Answer

    PLC signal at 12V to 5V TTL 0 Locked

    915 views
    2 replies
    Latest over 2 years ago
    by Michael Ikwuyum
  • Suggested Answer

    LSF0108-Q1: The output voltage of A side is limited by VrefA 0 Locked

    663 views
    4 replies
    Latest over 2 years ago
    by Michael Ikwuyum
  • Suggested Answer

    TXS0104E: Output lowlever have a 0.5V electrical level 0 Locked

    267 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    LSF0204: Qual-SPI solution for the LSF0204 0 Locked

    476 views
    3 replies
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74HC14: Pin width of SN74HC14PWR 0 Locked

    351 views
    2 replies
    Latest over 2 years ago
    by Daisuke Higa
  • Suggested Answer

    SN74LVC2G125: Dual Bus Buffer Gate With 3-State Outputs 0 Locked

    815 views
    5 replies
    Latest over 2 years ago
    by Clemens Ladisch
<>