TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74ACT00: Web page recommends SN74AHCT00 0 Locked

    376 views
    3 replies
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    TXS0108E: Is it suitable for SPI application. 0 Locked

    768 views
    3 replies
    Latest over 1 year ago
    by Michael Ikwuyum
  • Not Answered

    I'm trying to identify some old TI chips... and cannot find links/references to them. 0 Locked

    190 views
    1 reply
    Latest over 1 year ago
    by LeonardEllis
  • Not Answered

    PTA Coexistence Interface between BLE and WiFi Chip 0 Locked

    344 views
    1 reply
    Latest over 1 year ago
    by Alex Fager
  • Suggested Answer

    SN74LS08: Trouble Pin SN74LS08N 0 Locked

    541 views
    8 replies
    Latest over 1 year ago
    by Albert Xu1
  • Suggested Answer

    SN74AVC4T774: SN74AVC4T774PW 0 Locked

    409 views
    5 replies
    Latest over 1 year ago
    by Jack Guan
  • Suggested Answer

    SN74LVC2G14: several questions about SN74LVC2G14 0 Locked

    373 views
    5 replies
    Latest over 1 year ago
    by Albert Xu1
  • Suggested Answer

    LSF0204: SPMI Compatiblity 0 Locked

    918 views
    8 replies
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    SN74LVCZ244A: SN74LVCZ244APW 0 Locked

    253 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    SN74LVC2G74: SN74LVC2G74DCUTE4 0 Locked

    284 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    TXS0102: Can TXS0102 support VCCA=VCCB application? 0 Locked

    412 views
    3 replies
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AUC1G86: Does this part incorporate the SDR? 0 Locked

    307 views
    2 replies
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    TXS0102: Do you have the Pin to Pin samples without one-shot feature compatible with TXS0102DQER and TXS0102QDCURQ1? Do you have the Pin to Pin samples with higher VIL, such as 0.6V instead of 0.15V? 0 Locked

    481 views
    3 replies
    Latest over 1 year ago
    by Jack Guan
  • Suggested Answer

    SN74HC374: What is the default output logic level of SN74HC374 revision G and A? 0 Locked

    389 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LV541AT: SN74LV541ATRGYR thermal pad 0 Locked

    293 views
    3 replies
    Latest over 1 year ago
    by Tino Böhme
  • Suggested Answer

    TXB0108: Pull-up resistor recommendation 0 Locked

    534 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    SN74HC595: Recommended Pattern 0 Locked

    376 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74GTL2014: Open at channel A of SN74GTL2014 0 Locked

    324 views
    3 replies
    Latest over 1 year ago
    by Woon Nee Tan
  • Suggested Answer

    SN54HC08-SP: Radiation Data 0 Locked

    385 views
    1 reply
    Latest over 1 year ago
    by Malcolm Lyn
  • Answered

    CD4093 incoming pulse shaping 0 Locked

    1233 views
    3 replies
    Latest over 1 year ago
    by Jerry Dobson
<>