TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    SN74AUP1G08-Q1: Max Tj 0 Locked

    390 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    CD74ACT14: 81-JD-TEXASINSTR-PH25234007-Coplanarity 0 Locked

    640 views
    7 replies
    Latest over 1 year ago
    by Albert Xu1
  • Suggested Answer

    SN74AHCT244: maximum operating temperature for SN74AHCT244PWR 0 Locked

    280 views
    1 reply
    Latest over 1 year ago
    by Albert Xu1
  • Answered

    SN74ALS240A: Difference Between SN74ALS240ANSR and SN74ALS240A-1NSR 0 Locked

    243 views
    2 replies
    Latest over 1 year ago
    by Shinichi Inoue
  • Suggested Answer

    CD74HC123: Silkscreen 0 Locked

    383 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    High-speed transciever for SYNC NAND Flash operation 0 Locked

    364 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AUC17:电源电压问题请教 0 Locked

    688 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN54LVTH244A-SP: Lid material and connection 0 Locked

    538 views
    8 replies
    Latest over 1 year ago
    by Albert Xu1
  • Suggested Answer

    CD14538B: CD14538B date code identification 0 Locked

    441 views
    1 reply
    Latest over 1 year ago
    by Albert Xu1
  • Suggested Answer

    SN74AVC4T245-Q1: When the VCC voltage drops below what level will IO become high impedance? 0 Locked

    342 views
    1 reply
    Latest over 1 year ago
    by Michael Ikwuyum
  • Answered

    SN74LVC2G17-Q1: Range for device output transition time 0 Locked

    403 views
    3 replies
    Latest over 1 year ago
    by Malcolm Lyn
  • Answered

    SN74AHC1G14-Q1: Inverter that supports slow input transition rate 0 Locked

    341 views
    3 replies
    Latest over 1 year ago
    by Malcolm Lyn
  • Answered

    SN74HC74: TI part lookup page is useless 0 Locked

    434 views
    2 replies
    Latest over 1 year ago
    by Joe Cloud
  • Suggested Answer

    SN74HC164: Timing requirements of SN74HC164 in 3.3V VCC not list in datasheet 0 Locked

    465 views
    2 replies
    Latest over 1 year ago
    by Malcolm Lyn
  • Suggested Answer

    SN74HCS08: the spec Δt/Δv is unlimited 0 Locked

    461 views
    5 replies
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AXC4T245-Q1: Current consumption while IO work normally 0 Locked

    320 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1G32-Q1: Impedance of A/B 0 Locked

    356 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    SN74LVC244A: dis/step at rising edge 0 Locked

    508 views
    6 replies
    Latest over 1 year ago
    by Zach Xia
  • Suggested Answer

    TXB0108: Schematic double-check and review 0 Locked

    522 views
    2 replies
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    TXB0304: Schematics Check with regard to OE pin 0 Locked

    381 views
    4 replies
    Latest over 2 years ago
    by Clemens Ladisch
<>