TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] What is the maximum trace length ground-level translators can drive?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ The maximum trace length that ground-level translators (as well as logic devices) can drive is 60 mm. This is a safe trace length for most devices to drive across the majority…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Is DC ground shifting possible when both supplies are connected together?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ To use the ground shift capability, voltage supplies need to be isolated and fall within the recommended operating conditions. Let’s use the figure above as an example…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Can I generate a negative PWM signal from a positive PWM signal?

    Joshua Salinas
    Joshua Salinas
    Other Parts Discussed in Thread: TXG8041 FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ A negative signal can be generated from ground-level translators as long as the user’s system has a negative supply rail. To prevent…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Ground-Level Translators

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > > Current FAQ [FAQ] What are the differences between Ground-Level Translators and Digital Isolators? [FAQ] Can I generate a negative PWM signal from a positive PWM signal? [FAQ] Is DC ground shifting possible…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] What are the differences between Ground-Level Translators and Digital Isolators?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ Ground-Level Translators Digital Isolators GNDA to GNDB Difference 80V 3kVrms Galvanic Barrier No Yes GNDA to GNDB Leakage (VCC to GND…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] How do I size my external RC components surrounding Auto-Bi Directional Translators to fit my System Requirements?

    Jack Guan
    Jack Guan
    Part Number: TXB0108 TXB0102 LSF0102 LSF0101 TXS0104E LSF0108 LSF0002 TXB0104 TXB0106 TXB0101 TXS0108E TXS0101 TXS0102 LSF0204 Tool/software: Auto Bi-Directional translators demand additional design considerations over other translators, such as external…
    • 4 months ago
    • Logic
    • Logic forum
  • [FAQ]: My simulation in ICS is very slow - how do I fix it?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ The two biggest causes of slow simulation are: Fast oscillators and switching signals Large simulation timescales (simulations that take 1+ seconds) If the simulation is utilizing a square wave with a period that is…
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Are TPLDs pin-to-pin compatible with competitor devices?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Numerous TPLD products are either pin to pin or layout compatible with competing products. Our products utilize standard, JEDEC packaging standards.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Can my TPLD be changed after programming?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Once a TPLD is permanently programmed or “burned” through OTP, the design cannot be changed. If you wish to change your design after permanently programming an OTP part, a new, previously unprogrammed part must be used.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] How is TPLD programmed?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ TPLD is programmed through SPI communication enabled by the programmer firmware and InterConnect Studio (ICS). Each TPLD device uses 5 pins to program the device: 4 pins for SPI communication and 1 pin (GPI) that provides a specific…
    • 5 months ago
    • Logic
    • Logic forum
>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74LVC2G74-EP: output when inputs PRE=high, CLR=high, CLK=Low, and D=X 0 Locked

    462 views
    1 reply
    Latest over 7 years ago
    by Wade Vonbergen
  • Answered

    SN74HCT245: current drive capability 0 Locked

    490 views
    2 replies
    Latest over 7 years ago
    by [FAE] Andrew Wang
  • Suggested Answer

    CD74HC123: PIN ISSUE 0 Locked

    389 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    SN74HCT244: Do you have any data or graph about propagation delay (tpd)? 0 Locked

    632 views
    2 replies
    Latest over 7 years ago
    by Kazuya Nakai59
  • Answered

    SN74HC244: Do you have any data or graph about propagation delay (tpd) on SN74HC244? 0 Locked

    391 views
    2 replies
    Latest over 7 years ago
    by Kazuya Nakai59
  • Suggested Answer

    CD4541B: set the timer IC to count 390s 0 Locked

    551 views
    3 replies
    Latest over 7 years ago
    by Emrys Maier
  • Suggested Answer

    SN74AVCH1T45: Pin function/assignment needed for SN74AVCH1T45 in YZP package 0 Locked

    405 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    LSF0108: Thermal Pad connection 0 Locked

    384 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    SN74AVC4T245-Q1: Output State During Power-Up 0 Locked

    424 views
    2 replies
    Latest over 7 years ago
    by Jordan White
  • Suggested Answer

    SN74GTL16612: GTL/GTLP/BTL 0 Locked

    567 views
    3 replies
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    TXS0108E: The TXS0108E Current consumption at UART load 0 Locked

    467 views
    1 reply
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    TXB0108: Does TXB0108 have any diode for ESD protection at An, Bn and OE terminals? 0 Locked

    537 views
    5 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    SN74ALVCH16244: Power Good goes low being connected to Buffer IC 0 Locked

    1643 views
    4 replies
    Latest over 7 years ago
    by Maksim Popov
  • Answered

    CD74HC4050: Is there marking correct ? (CD74HC4050) 0 Locked

    2397 views
    13 replies
    Latest over 7 years ago
    by park junseck
  • Suggested Answer

    SN74AUP1G08-Q1: Side effect of Vi>Vcc 0 Locked

    652 views
    2 replies
    Latest over 7 years ago
    by Antony Lin
  • Suggested Answer

    SN74AVC8T245: unused input pins 0 Locked

    386 views
    1 reply
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    CD74AC253: DURING POWER UP THE STATE OF THIS COMPONENT 0 Locked

    359 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Suggested Answer

    SN74LVC244A: ECCN classification 0 Locked

    989 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Suggested Answer

    SN74LVC1G32-Q1: Side effect of Vi>Vcc 0 Locked

    475 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Suggested Answer

    LSF0108: The poor signal integrity in B port 0 Locked

    431 views
    3 replies
    Latest over 7 years ago
    by Emrys Maier
<>