TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: Link up debug with DP83822

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN65DSI86: Eye dirgram test Lane2 have lower level 0 Locked

    581 views
    1 reply
    Latest over 7 years ago
    by David (ASIC) Liu
  • Suggested Answer

    DS90UB960-Q1: General Compatibility Questions 0 Locked

    551 views
    1 reply
    Latest over 7 years ago
    by Davor Glisic
  • Answered

    TPD6F003: Frequency Response 0 Locked

    552 views
    1 reply
    Latest over 7 years ago
    by Cameron Phillips
  • Suggested Answer

    DP83822EVM: DP83822EVM sample code 0 Locked

    719 views
    1 reply
    Latest over 7 years ago
    by Ross Pimentel
  • Suggested Answer

    HD3SS3412: Gen4 solution 0 Locked

    307 views
    1 reply
    Latest over 7 years ago
    by Brian Zhou
  • Suggested Answer

    DS90UB954-Q1: 953 954 0 Locked

    663 views
    3 replies
    Latest over 7 years ago
    by Davor Glisic
  • Suggested Answer

    TUSB2046B: VID/PID requiremed when implenting a hub in production design? 0 Locked

    523 views
    3 replies
    Latest over 7 years ago
    by JMMN
  • Answered

    TCA9802: Undershoot at falling edge 0 Locked

    763 views
    5 replies
    Latest over 7 years ago
    by BOBBY
  • Answered

    DS90UB925Q-Q1: DS90UB925 to DS90UB926 screen display dithering 0 Locked

    426 views
    2 replies
    Latest over 7 years ago
    by Steven(Shenzhen) Shi
  • Suggested Answer

    DS90UB954-Q1: UB954 MIPI-CSI2 transmission, frame header is not recognized 0 Locked

    712 views
    1 reply
    Latest over 7 years ago
    by Steven(Shenzhen) Shi
  • Suggested Answer

    DS90UB929-Q1: A DS90UB929-Q1 EVM board sales 0 Locked

    299 views
    1 reply
    Latest over 7 years ago
    by Steven(Shenzhen) Shi
  • Suggested Answer

    DS90UB948-Q1: OUTPUT_SLEEP_STATE_SELECT problem 0 Locked

    1580 views
    12 replies
    Latest over 7 years ago
    by Steven(Shenzhen) Shi
  • Suggested Answer

    DS90UB933-Q1: 933&914 GPIO pins for trigger signal transmission 0 Locked

    370 views
    1 reply
    Latest over 7 years ago
    by Steven(Shenzhen) Shi
  • Suggested Answer

    TRS3122E: Can I use TRS3122E to replace TRSF3223E? 0 Locked

    542 views
    1 reply
    Latest over 7 years ago
    by Miguel Robertson
  • Suggested Answer

    DS90UB960-Q1: FTP-Link III to YUV 0 Locked

    343 views
    1 reply
    Latest over 7 years ago
    by Steven(Shenzhen) Shi
  • Suggested Answer

    DS90UB936-Q1: The device can support to two FPD-LINK III inputs ? 0 Locked

    345 views
    1 reply
    Latest over 7 years ago
    by Steven(Shenzhen) Shi
  • Suggested Answer

    DS90UB927Q-Q1: The lvds signal can be transmitted normally between the FPD-Link III Serializer DS90UB927Q and the DS90UB928Q, but the i2c can't be transmitted to the DS90UB928Q from the DS90UB927Q. 0 Locked

    337 views
    1 reply
    Latest over 7 years ago
    by Steven(Shenzhen) Shi
  • Suggested Answer

    TPS65982: PD power role switching 0 Locked

    318 views
    3 replies
    Latest over 7 years ago
    by Eric Beljaars
  • Suggested Answer

    ISO1050: ISO1050DW installation classification question 0 Locked

    1628 views
    2 replies
    Latest over 7 years ago
    by Saleem Marwat
  • Suggested Answer

    PCA9306-Q1: Pin 0 Locked

    405 views
    2 replies
    Latest over 7 years ago
    by Shinu.V.Mathew
<>