TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] What capacitance should my ESD diode be?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: ESD2CANXL24-Q1 , ESD2CAN24-Q1 , ESD2CANFD24-Q1 , ESD122 What should be considered when selecting a diode with parasitic capacitance?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    DS90UB913A-Q1: Sending Power question for DS90UB913A-Q1 and DS90UB914A-Q1 0 Locked

    724 views
    1 reply
    Latest over 7 years ago
    by Steven(Shenzhen) Shi
  • Answered

    TPS25810A-Q1: Difference of TPS25810-Q1 0 Locked

    492 views
    1 reply
    Latest over 7 years ago
    by Michael Tan
  • Answered

    TPS2549-Q1: Current limit operation 0 Locked

    446 views
    5 replies
    Latest over 7 years ago
    by Yongqiang Sun
  • Answered

    DS90UB953-Q1: The compatibility with DS90UB914A/934/964 0 Locked

    1345 views
    4 replies
    Latest over 7 years ago
    by Mandeep S
  • Answered

    TPS25810-Q1: R44/45 of PMP11594 0 Locked

    794 views
    2 replies
    Latest over 7 years ago
    by Michael Tan
  • Answered

    DS90UB954-Q1EVM: REV E2, STP connection 0 Locked

    682 views
    1 reply
    Latest over 7 years ago
    by Liam Keese
  • Suggested Answer

    DS90UH948-Q1: How to enable "Auto clock enable" 0 Locked

    590 views
    4 replies
    Latest over 7 years ago
    by Ryuuichi machida
  • Suggested Answer

    TUSB422: Request increasing/decreasing VBUS from exist voltage 0 Locked

    1073 views
    3 replies
    Latest over 7 years ago
    by Diego Cortes
  • Suggested Answer

    SN65DSI83: SN65DSI83: 800x600, input MIPI DSI 2 data lanes + 1 clock lane RGB666, output 18bpp 0 Locked

    3330 views
    19 replies
    Latest over 7 years ago
    by Joel Jimenez0
  • Suggested Answer

    TCA9617B: About Max speed 0 Locked

    489 views
    1 reply
    Latest over 7 years ago
    by BOBBY
  • Suggested Answer

    XIO2001: Does VDD_33_AUX need external pull-down if not used? 0 Locked

    399 views
    1 reply
    Latest over 7 years ago
    by Roberto Diaz
  • Not Answered

    Linux/DP83867IR: TI_DP83867IRRGZT distortion fail 0 Locked

    456 views
    1 reply
    Latest over 7 years ago
    by Rob Rodrigues
  • Answered

    DS80PCI102: Program by SMBus 0 Locked

    424 views
    1 reply
    Latest over 7 years ago
    by Lee Sledjeski
  • Suggested Answer

    AM26LS31: Drive Capability 0 Locked

    839 views
    3 replies
    Latest over 7 years ago
    by Hao L
  • Suggested Answer

    TPS65982: PD Reset due to VIN_3V3 Drop 0 Locked

    554 views
    1 reply
    Latest over 7 years ago
    by Eric Beljaars
  • Answered

    TUSB8041: Power sequence requirement (datasheet conflicts) 0 Locked

    1145 views
    5 replies
    Latest over 7 years ago
    by Dave Selig
  • Suggested Answer

    SN65DSI86: SN65DSI86 PSR function confirmation 0 Locked

    586 views
    3 replies
    Latest over 7 years ago
    by Joel Jimenez0
  • Suggested Answer

    TPD12S521: HDMI broken which differential lines shorted to ground but ESD IC still good. 0 Locked

    2864 views
    4 replies
    Latest over 7 years ago
    by Thomas Amlee
  • Suggested Answer

    There are some question of SN65DSI86 in VR application scenario 0 Locked

    539 views
    1 reply
    Latest over 7 years ago
    by Joel Jimenez0
  • Answered

    TFP410: How to configure Vref pin 0 Locked

    777 views
    2 replies
    Latest over 7 years ago
    by Hiroshi Katsunaga
<>