TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] What capacitance should my ESD diode be?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: ESD2CANXL24-Q1 , ESD2CAN24-Q1 , ESD2CANFD24-Q1 , ESD122 What should be considered when selecting a diode with parasitic capacitance?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    TMDS181: Address pin (A1) at Pin Strapping mode when EQ_SEL/A0 set to no connect 0 Locked

    201 views
    2 replies
    Latest over 3 years ago
    by Kyle Simons
  • Answered

    TRS232E: Not utilizing the charge pumps 0 Locked

    233 views
    2 replies
    Latest over 3 years ago
    by Parker Dodson
  • Suggested Answer

    TVP7002: question for TVP7002 0 Locked

    270 views
    1 reply
    Latest over 3 years ago
    by Ralph Jacobi
  • Not Answered

    TMDS181: Is there a way to have TX_TERM_CTL automatically select termination impedance in I2C Mode 0 Locked

    181 views
    1 reply
    Latest over 3 years ago
    by David (ASIC) Liu
  • Answered

    HD3SS3212: High speed MUX 1:3 with input DP1.4/SDI12G/ARINC818 (5G) 0 Locked

    409 views
    5 replies
    Latest over 3 years ago
    by Brian Zhou
  • Answered

    DS90UB941AS-Q1: Can we connect RES1 and RES2 to GND? 0 Locked

    173 views
    2 replies
    Latest over 3 years ago
    by Hamzeh Jaradat
  • Answered

    DP83TD510E: TDR on long cables or high attenuation 0 Locked

    970 views
    18 replies
    Latest over 3 years ago
    by Johan Jensen
  • Not Answered

    DP83826I: LED configuration 0 Locked

    190 views
    1 reply
    Latest over 3 years ago
    by Gokul Koraganji
  • Not Answered

    [FAQ] DS90UH941AS-Q1: How to configure FPD-Link III 94x audio 0 Locked

    897 views
    1 reply
    Latest over 3 years ago
    by Ryan Fleetham
  • Not Answered

    DS90UB954-Q1: Eye Diagram 0 Locked

    283 views
    1 reply
    Latest over 3 years ago
    by Glenn Uranga
  • Answered

    TCAN1043A-Q1: SPLIT biasing 0 Locked

    369 views
    9 replies
    Latest over 3 years ago
    by Eric Hackett
  • Answered

    SN75LVCP600: Delphi Thermal Model 0 Locked

    212 views
    1 reply
    Latest over 3 years ago
    by Nasser Mohammadi
  • Suggested Answer

    FPC402: Does FPC402 can support or compatible with I3C bus? 0 Locked

    244 views
    2 replies
    Latest over 3 years ago
    by Nasser Mohammadi
  • Answered

    TCA9517: Enable pin treatment 0 Locked

    159 views
    1 reply
    Latest over 3 years ago
    by Clemens Ladisch
  • Not Answered

    TS3DV642: interpart skew? 0 Locked

    196 views
    5 replies
    Latest over 3 years ago
    by David (ASIC) Liu
  • Not Answered

    TCAN1043-Q1: WAKE Pin Current Handling Capacity 0 Locked

    442 views
    3 replies
    Latest over 3 years ago
    by Chris Ayoub
  • Not Answered

    TCAN4550-Q1: TCAN4550 with an External Transceiver: Won't work in Test Mode 0 Locked

    347 views
    1 reply
    Latest over 3 years ago
    by Chris Ayoub
  • Suggested Answer

    DS90UB954-Q1: 953 pair with 933 0 Locked

    319 views
    5 replies
    Latest over 3 years ago
    by Hamzeh Jaradat
  • Suggested Answer

    TSER953: Serializer to FPGA directly 0 Locked

    263 views
    3 replies
    Latest over 3 years ago
    by Hamzeh Jaradat
  • Suggested Answer

    HD3SS3212-Q1: What is max junction temperature? 0 Locked

    319 views
    5 replies
    Latest over 3 years ago
    by Brian Zhou
<>