TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74LVC1G08: Do we have open drain option support VCC=1.8V? 0 Locked

    376 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1T45: SN74LVC1T45DRLR Pin color problem 0 Locked

    211 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AVC4T774: Direction control using GPIO 0 Locked

    207 views
    1 reply
    Latest over 1 year ago
    by Michael Ikwuyum
  • Suggested Answer

    CD74HC02: Query on part terminal finish 0 Locked

    364 views
    6 replies
    Latest over 1 year ago
    by Malcolm Lyn
  • Answered

    SN74HC240: SN74HC240APWR 0 Locked

    218 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    SN74AVC4T245: VCCA Clarification 0 Locked

    223 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    SN74AVC4T774: What is the maximum SPI frequency it can translate. 0 Locked

    1214 views
    20 replies
    Latest over 1 year ago
    by Michael Ikwuyum
  • Answered

    SN74AXC8T245: Bidirectional TDM 4MHz buffer 0 Locked

    365 views
    4 replies
    Latest over 1 year ago
    by Robert Alfred Kecs
  • Answered

    LSF0108: LSF0108 questions regarding behavior at same voltage 0 Locked

    295 views
    2 replies
    Latest over 1 year ago
    by Robert Alfred Kecs
  • Answered

    SN74AUC1G125: Vih/Vil Specification at VCC=1.0V 0 Locked

    332 views
    2 replies
    Latest over 1 year ago
    by Yoshiyuki Tokumitsu
  • Suggested Answer

    SN74ACT74: Do you have IBIS model for SN74ACT74? 0 Locked

    189 views
    1 reply
    Latest over 1 year ago
    by Malcolm Lyn
  • Answered

    SN74LVC125A: Regarding the same heading items in the datasheet "5 Specifications" 0 Locked

    292 views
    5 replies
    Latest over 1 year ago
    by Owen Westfall
  • Answered

    SN74LVC244A: External pull up/down resistor 0 Locked

    254 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AVC2T245: Hspice model question 0 Locked

    453 views
    7 replies
    Latest over 1 year ago
    by Joshua Salinas
  • Suggested Answer

    SN74LVC1G123: Cext pin connect to GND or only to the Cext? 0 Locked

    267 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74HC08: Difference between SN74HC08N-E4 and SN74HC08N-G4 0 Locked

    453 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Not Answered

    TXS0102: Jittern issue on the Falling edge of the input pulses 0 Locked

    414 views
    3 replies
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    CD74HC238: The ESD of the CD74HC238E 0 Locked

    189 views
    1 reply
    Latest over 1 year ago
    by Albert Xu1
  • Suggested Answer

    SN74AC244-EP: I'm looking for SN74AC244-EP ibis model 0 Locked

    239 views
    1 reply
    Latest over 1 year ago
    by Albert Xu1
  • Answered

    TXU0104: Design Review 0 Locked

    367 views
    5 replies
    Latest over 1 year ago
    by Michael Ikwuyum
<>