TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    SN74ACT241: ESD ratings? 0 Locked

    143 views
    1 reply
    Latest 4 months ago
    by Malcolm Lyn
  • Answered

    SN74LV125A-Q1: Request for ESD HBM Voltage Ratings for Part Number SN74LV125AQRGYRQ1 0 Locked

    135 views
    1 reply
    Latest 4 months ago
    by Malcolm Lyn
  • Suggested Answer

    TIDM-TIA: TIDM-TIA 0 Locked

    175 views
    1 reply
    Latest 4 months ago
    by Luke Ledbetter
  • Suggested Answer

    SN74LVC1G08: TI PCN# 20220928001.1 Inquiries 0 Locked

    186 views
    1 reply
    Latest 4 months ago
    by Albert Xu1
  • Answered

    CD74HC154: Junction to case thermal resistance information 0 Locked

    240 views
    5 replies
    Latest 4 months ago
    by Albert Xu1
  • Answered

    TXB0304: COD (Country of Diffusion) required 0 Locked

    447 views
    3 replies
    Latest 4 months ago
    by Jack Guan
  • Answered

    SN74LVC1G04: Attemp to Build an Oscillator Circuit with an Inverter 0 Locked

    441 views
    6 replies
    Latest 4 months ago
    by Albert Xu1
  • Suggested Answer

    CD74HCT393: full YYWW date code on CD74HCT393MG4 inventory. 0 Locked

    195 views
    1 reply
    Latest 4 months ago
    by Albert Xu1
  • Answered

    CD54ACT74: ThetaJC information 0 Locked

    356 views
    7 replies
    Latest 4 months ago
    by Andrea Bordonali
  • Answered

    SN74LVC1G04-Q1: Output in case of unsupplied device 0 Locked

    111 views
    1 reply
    Latest 4 months ago
    by Clemens Ladisch
  • Suggested Answer

    TPLD-ICS: Incorrect simulation of counters 0 Locked

    348 views
    7 replies
    Latest 4 months ago
    by Malcolm Lyn
  • Answered

    TPLD1202: WD configuration issue 0 Locked

    246 views
    7 replies
    Latest 4 months ago
    by Clément Letonnelier
  • Suggested Answer

    CD4541B: Query on presence of Dechlorane Plus & UV328 0 Locked

    114 views
    1 reply
    Latest 4 months ago
    by Noel Fung
  • Suggested Answer

    SN74AHC14: Query on presence of Dechlorane Plus & UV328 0 Locked

    140 views
    1 reply
    Latest 4 months ago
    by Owen Westfall
  • Suggested Answer

    SN74LVC1G11: Regarding input signal voltage 0 Locked

    132 views
    1 reply
    Latest 4 months ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1G125: Question about SN74LVC1G125 modified library. 0 Locked

    426 views
    13 replies
    Latest 4 months ago
    by Owen Westfall
  • Suggested Answer

    TPLD1201: Regarding the stamping of packages after OTP compliance 0 Locked

    162 views
    3 replies
    Latest 4 months ago
    by Owen Westfall
  • Answered

    TPLD1201: About some application 0 Locked

    265 views
    5 replies
    Latest 4 months ago
    by Malcolm Lyn
  • Suggested Answer

    SN74AHC126: OE pin characteristics 0 Locked

    204 views
    5 replies
    Latest 4 months ago
    by Clemens Ladisch
  • Suggested Answer

    CD74HC14:Defective Units of CD74HC14M96 – Top Marking Difference and Request for Guidance 0 Locked

    134 views
    1 reply
    Latest 4 months ago
    by Clemens Ladisch
<>