TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    CD74HC240: cd 74hc240 LT spice library 0 Locked

    914 views
    3 replies
    Latest over 5 years ago
    by Chad Crosby
  • Answered

    SN74LVC1G125-Q1: input rise/fall time over the spec, will cause output abnormal? 0 Locked

    551 views
    4 replies
    Latest over 5 years ago
    by user3915702
  • Suggested Answer

    SN74LVC1G18: SN74LVC1G18DRYR silk screen 0 Locked

    434 views
    1 reply
    Latest over 5 years ago
    by Dylan Hubbard
  • Answered

    any solution to provide delay for PWM signal? 0 Locked

    1036 views
    3 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    TXS0108E: Noise coupling in output signals 0 Locked

    1136 views
    7 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    TXS0108E: TXS0108E connected I2C devices 0 Locked

    2517 views
    7 replies
    Latest over 5 years ago
    by De Bug
  • Suggested Answer

    LSF0102-Q1: Size of pull up resistors 0 Locked

    308 views
    2 replies
    Latest over 5 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74HCT138: SN74HCT138N, RoHS 3 2015/863/EU 0 Locked

    382 views
    1 reply
    Latest over 5 years ago
    by Dylan Hubbard
  • Suggested Answer

    TXB0102: What is A1/A2 state when VCCB and EN is floating? 0 Locked

    694 views
    3 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    TXS0102: TXS0102: whether OE pin connect to high voltage (such as VCCA) when power up? 0 Locked

    495 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC16T245: Output capacitance. 0 Locked

    327 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC2G241: Input pin pull up/down 0 Locked

    405 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    TXB0104: TXB0104 VCCA & VCCB connect with Single 1.8V source 0 Locked

    362 views
    4 replies
    Latest over 5 years ago
    by Rajkumar kannan
  • Answered

    SN74AHCT00: Unspecified V_IN to V_DD relation -- unpowered part 0 Locked

    391 views
    2 replies
    Latest over 5 years ago
    by Piotr Wyderski
  • Not Answered

    SN74AVC8T245: Regarding SN74AVC8T245PWR 0 Locked

    550 views
    4 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    LSF0204: Pull-up resistor calculation 0 Locked

    416 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    TXB0106: Alternate buffer for TXB0106 Level translator 0 Locked

    1095 views
    6 replies
    Latest over 5 years ago
    by Rajkumar kannan
  • Suggested Answer

    LSF0102: LSF0102 VS TXS0102 0 Locked

    956 views
    7 replies
    Latest over 5 years ago
    by Dylan Hubbard
  • Answered

    SN74LVCH16374A: PCB Foot Pattern TVSOP(48) 0 Locked

    391 views
    3 replies
    Latest over 5 years ago
    by Dylan Hubbard
  • Suggested Answer

    TXS0206: Will the transceiver work with the WP and CD if they are disabled/left floating? 0 Locked

    221 views
    1 reply
    Latest over 5 years ago
    by Dylan Hubbard
<>