TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    SN74LVC07A: Output Low fixed issue 0 Locked

    311 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC14A: Pls recommend the lasted generation of the SN74LVC14A as a replacement 0 Locked

    359 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Not Answered

    SN74LS47: [Case:710338]Technical Data Inquiry 0 Locked

    270 views
    1 reply
    Latest over 2 years ago
    by Albert Xu1
  • Suggested Answer

    SN74LVC1G38: SN74LVC1G38 part pspice .lib file. 0 Locked

    311 views
    1 reply
    Latest over 2 years ago
    by Malcolm Lyn
  • Suggested Answer

    SN54HC595: Testing Shift Register 0 Locked

    336 views
    1 reply
    Latest over 2 years ago
    by Malcolm Lyn
  • Answered

    SN74LVC2G07: clock buffer 0 Locked

    388 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AHCT138Q-Q1: SN74AHCT138Q-Q1 0 Locked

    281 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    TXS0108E: OE-pin Absolute Maximum Ratings 0 Locked

    290 views
    2 replies
    Latest over 2 years ago
    by Jack Guan
  • Answered

    The fastest logic family to work with AM2432 PRU... 0 Locked

    1466 views
    2 replies
    Latest over 2 years ago
    by Peter Tseng
  • Suggested Answer

    TXS0102: fall time spec 0 Locked

    429 views
    3 replies
    Latest over 2 years ago
    by Jack Guan
  • Suggested Answer

    CD74HC4040: Confirmation of frequency divider chip issues 0 Locked

    544 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    TXB0108: Device only works in one direction and marking does differ from marking given in datasheet. 0 Locked

    537 views
    11 replies
    Latest over 2 years ago
    by Joshua Salinas
  • Suggested Answer

    LSF0108: Maximum supported speed at Vcca = 1.8V. 0 Locked

    367 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74HC4060:repeat timer circuit 0 Locked

    401 views
    3 replies
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN54AC14-SP: Fan out /Fan In 0 Locked

    473 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC2G17: need the acknowledgment with silk screen 0 Locked

    399 views
    3 replies
    Latest over 2 years ago
    by Albert Xu1
  • Suggested Answer

    SN74LVC14A: SN74LVC14ADR Different internal structure 0 Locked

    471 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74HCS126: reducing shoot-through current by schmitt-trigger input 0 Locked

    1260 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74LV244A: VCC timing 0 Locked

    322 views
    1 reply
    Latest over 2 years ago
    by Malcolm Lyn
  • Answered

    SN74ABT827: Discrepancy between Reliability Tool and Datasheets, please advise 0 Locked

    279 views
    2 replies
    Latest over 2 years ago
    by Albert Xu1
<>