TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    RMII & MDIO Level Shift IC 0 Locked

    363 views
    2 replies
    Latest over 4 years ago
    by Charge Kuo1
  • Answered

    SN74LVCC3245A: possibility of damage VCCA:3.3V and VCCB:0V 0 Locked

    691 views
    7 replies
    Latest over 4 years ago
    by Shinichi Inoue
  • Suggested Answer

    SN74LS628: Connection and voltage conversion 0 Locked

    551 views
    5 replies
    Latest over 4 years ago
    by Emrys Maier
  • Not Answered

    SN74LVC1G125: Vol is negative during H to L signal transition 0 Locked

    448 views
    3 replies
    Latest over 4 years ago
    by Emrys Maier
  • Answered

    SN74LVC1G07-EP: Clarification of output structure and logic state 0 Locked

    634 views
    4 replies
    Latest over 4 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74LVC1G14: nanosecond pulses and signal transmission concerns 0 Locked

    2476 views
    3 replies
    Latest over 4 years ago
    by Emrys Maier
  • Suggested Answer

    SN74LVC1G99: can it support over 1MHz frequency? 0 Locked

    643 views
    1 reply
    Latest over 4 years ago
    by Dylan Hubbard
  • Answered

    TXS0206: tpd(min) of CLK and DAT 0 Locked

    379 views
    3 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74AHCT1G125: Minimum transition rate 0 Locked

    226 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74AHCT1G125: Penetration Current 0 Locked

    397 views
    7 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AUP1G14: questions 0 Locked

    729 views
    3 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Suggested Answer

    MM74C923 (IC ENCODER 20-KEY 1 X 9:4 20DIP) 0 Locked

    487 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74HCS126-Q1: I/O VOLTAGE LEVEL COMPATIBILITY - SCHMITT TRIGGER BUFFER 0 Locked

    1205 views
    6 replies
    Latest over 4 years ago
    by Pedaiah G
  • Answered

    SN74LVC1G373: Output state when power off->on? 0 Locked

    707 views
    2 replies
    Latest over 4 years ago
    by kwon
  • Suggested Answer

    SN74LVC8T245-EP: SN74LVC8T245-EP 0 Locked

    343 views
    1 reply
    Latest over 4 years ago
    by Emrys Maier
  • Suggested Answer

    SN74LVC16244A: What is the behavior when one SN74LVC16244 is active and connected to another SN74LVC16244 without power? 0 Locked

    349 views
    1 reply
    Latest over 4 years ago
    by Emrys Maier
  • Answered

    SN74LVC2G34: junction to case thermal resistance 0 Locked

    387 views
    1 reply
    Latest over 4 years ago
    by Emrys Maier
  • Suggested Answer

    SN54AC14-SP: Power dissipation computation 0 Locked

    405 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC16T245: Alternative voltage translator that includes either ~25ohm Res or DOC circuitry. 0 Locked

    364 views
    1 reply
    Latest over 4 years ago
    by Rami Mooti1
  • Answered

    SN74LVC74A: Q output state after power up. 0 Locked

    495 views
    1 reply
    Latest over 4 years ago
    by Dylan Hubbard
<>