TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: Link up debug with DP83822

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    TFP401A-Q1: Work with SN65LVDS93A-Q1 to achieve HDMI -> LVDS 0 Locked

    385 views
    1 reply
    Latest over 4 years ago
    by David (ASIC) Liu
  • Answered

    THVD2410: Hot swap RS-422 0 Locked

    517 views
    1 reply
    Latest over 4 years ago
    by Eric Hackett
  • Not Answered

    TUSB1044: design the active cable which PD should choose 0 Locked

    265 views
    4 replies
    Latest over 4 years ago
    by Malik Barton57
  • Suggested Answer

    TUSB3410: Seek for alternative materials or alternative solutions 0 Locked

    347 views
    4 replies
    Latest over 4 years ago
    by Malik Barton57
  • Suggested Answer

    TUSB7320: will you tell me the spec of power up sequence of TUSB7320? 0 Locked

    302 views
    3 replies
    Latest over 4 years ago
    by Brian Zhou
  • Suggested Answer

    TCA9511A: Hot Swappable and Incremental offset function consultar 0 Locked

    332 views
    1 reply
    Latest over 4 years ago
    by Eric Schott1
  • Suggested Answer

    TCA9546A: addressing 0 Locked

    277 views
    2 replies
    Latest over 4 years ago
    by Chris Ayoub
  • Suggested Answer

    TCAN1042HV-Q1: CAN Transceiver Termination and CMC Details 0 Locked

    1948 views
    1 reply
    Latest over 4 years ago
    by Eric Schott1
  • Suggested Answer

    TRS3221E: TRS3221EIDBR maximum data rate under the conditions of Ta=0°C and Ta=40°C 0 Locked

    177 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    DS90UB948-Q1: Could we set the ODLI output to D4-D7 when using dual link input and single OLDI output? 0 Locked

    341 views
    2 replies
    Latest over 4 years ago
    by James Zhan
  • Suggested Answer

    DP83867E: TI solution suggestion 0 Locked

    348 views
    5 replies
    Latest over 4 years ago
    by Vikram Sharma
  • Answered

    TS3DV642: compatibility for eMMC HS400 0 Locked

    590 views
    6 replies
    Latest over 4 years ago
    by Kazuto Tatsumi
  • Answered

    DS90UB936-Q1: pseudo-differential signal traces under COAX mode 0 Locked

    331 views
    3 replies
    Latest over 4 years ago
    by Sherry Liang
  • Suggested Answer

    TPD6S300A: Alternative part for TPD6S300ARUKR 0 Locked

    520 views
    4 replies
    Latest over 4 years ago
    by Alice Ng
  • Suggested Answer

    TS5USBC400: Datasheet and technical drawing are different as is FP on link to Ultra Lib 0 Locked

    387 views
    5 replies
    Latest over 4 years ago
    by Brian Zhou
  • Answered

    TCA9548A: Please confirm that the 'RESET' pin must pull-up to Vcc? 0 Locked

    1204 views
    6 replies
    Latest over 4 years ago
    by diverger
  • Suggested Answer

    TPS65987D: PSpice model 0 Locked

    287 views
    3 replies
    Latest over 4 years ago
    by Hari Patel1
  • Suggested Answer

    TPS65994AD: TPS65994AD with TUSB1146 and unused pins 0 Locked

    459 views
    8 replies
    Latest over 4 years ago
    by Hari Patel1
  • Not Answered

    THVD8000: THVD8000 CIRCUIT VERIFICATION 0 Locked

    896 views
    3 replies
    Latest over 4 years ago
    by Hao L
  • Answered

    TRS3243E: can the used pins be left float? 0 Locked

    242 views
    1 reply
    Latest over 4 years ago
    by Kenneth Arnold
<>