TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] What capacitance should my ESD diode be?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: ESD2CANXL24-Q1 , ESD2CAN24-Q1 , ESD2CANFD24-Q1 , ESD122 What should be considered when selecting a diode with parasitic capacitance?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    DP141RLJEVM: SN65DP141 0 Locked

    180 views
    3 replies
    Latest 8 months ago
    by David (ASIC) Liu
  • Suggested Answer

    SN65DPHY440SS: Does it support DPHY V1.2 standard? 0 Locked

    119 views
    1 reply
    Latest 8 months ago
    by David (ASIC) Liu
  • Answered

    TUSB4041I: Capacitor Values with DC BIAS 0 Locked

    130 views
    3 replies
    Latest 8 months ago
    by Brian Zhou
  • Answered

    TUSB8042A: PWRCTL pins 0 Locked

    131 views
    1 reply
    Latest 8 months ago
    by Brian Zhou
  • Suggested Answer

    TPS62442-Q1: Design of TPS62442-Q1 whether is OK 0 Locked

    104 views
    1 reply
    Latest 8 months ago
    by Josef Marsmann
  • Answered

    SN65MLVD040: What happens to receiver output in this scenario? 0 Locked

    113 views
    2 replies
    Latest 8 months ago
    by Amy
  • Suggested Answer

    TLK2711-SP: Current or power specifications for output pins 0 Locked

    171 views
    3 replies
    Latest 8 months ago
    by Lucas Wolter
  • Suggested Answer

    DS90UB960-Q1: how to understand ub960 0x90/91 and 0x94/95 registers 0 Locked

    149 views
    1 reply
    Latest 8 months ago
    by Thomas Bejin
  • Suggested Answer

    DS90UB954-Q1EVM: Queries regarding FPS limitation in the MJPEG format when interfaced with the serializer (DS90UB953-Q1 EVM) and Deserializer (DS90UB954-Q1EVM). 0 Locked

    168 views
    1 reply
    Latest 8 months ago
    by Hamzeh Jaradat
  • Answered

    DS90CP04: How to daisy chain? 0 Locked

    196 views
    3 replies
    Latest 8 months ago
    by David (ASIC) Liu
  • Suggested Answer

    DS100BR410: Driver De-Emphasis Waveform 0 Locked

    119 views
    1 reply
    Latest 8 months ago
    by Lucas Wolter
  • Suggested Answer

    DS100BR410: Maximum Operating Junction Temperature 0 Locked

    213 views
    3 replies
    Latest 8 months ago
    by Lucas Wolter
  • Suggested Answer

    LMH0002: fpga GTPs and lmh0002 cable driver interface support 0 Locked

    133 views
    1 reply
    Latest 8 months ago
    by Nick Peabody
  • Answered

    PCA9546A: Over the maximum rise time 0 Locked

    97 views
    1 reply
    Latest 8 months ago
    by Nir Gilgur
  • Not Answered

    TDES954: Layout Related queries for V3Link interface 0 Locked

    215 views
    6 replies
    Latest 8 months ago
    by Justin Phan
  • Answered

    LMH0070: LMH0070SQE/NOPB Differential impedence 0 Locked

    117 views
    2 replies
    Latest 8 months ago
    by Nick Peabody
  • Suggested Answer

    DS90UB936-Q1: Confirm the reasons for VDDIO and VDD11 power-on time. 0 Locked

    125 views
    1 reply
    Latest 8 months ago
    by Glenn Uranga
  • Answered

    PCA9548A: PCA9548ARGER part go to OBS stats? 0 Locked

    137 views
    1 reply
    Latest 8 months ago
    by Nir Gilgur
  • Suggested Answer

    DS90UB934-Q1: Compatible serializer for DS90UB934-Q11914A-Q1 Deserializer 0 Locked

    172 views
    3 replies
    Latest 8 months ago
    by Zoe Bison
  • Suggested Answer

    TPD12S016: spec of Trise(I2C) 0 Locked

    99 views
    1 reply
    Latest 8 months ago
    by Chuck Branch
<>