TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: Link up debug with DP83822

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    PCA9306: PCA9306 - On Resistance when Vref1 = 1.8V and Vref2 = 3.3V and Isink = 4mA 0 Locked

    501 views
    1 reply
    Latest over 7 years ago
    by fhoude
  • Not Answered

    DS90UR910-Q1: LOCK and PASS are always logic '0' 0 Locked

    1073 views
    5 replies
    Latest over 7 years ago
    by Hamzeh Jaradat
  • Answered

    TPS2553-Q1: About internal equivalent circuit of TPS2553-Q1 0 Locked

    1216 views
    7 replies
    Latest over 7 years ago
    by Noritomo Harukawa
  • Answered

    LMH1218: REG 0x3E : Initialization using SigCon Architect 0 Locked

    1387 views
    5 replies
    Latest over 7 years ago
    by Kawai
  • Answered

    TCAN4550-Q1: Issue In Extended CAN FD frame reception 0 Locked

    1583 views
    5 replies
    Latest over 7 years ago
    by Ashish Harit97
  • Answered

    DS90UH947-Q1: Ds90Ux947 28BIT serializer mode usecase 0 Locked

    1821 views
    14 replies
    Latest over 7 years ago
    by Ryuuichi machida
  • Suggested Answer

    5V to 24V boost Converter Reference Design 0 Locked

    691 views
    2 replies
    Latest over 7 years ago
    by Helen chen
  • Answered

    HD3SS215: CMOS to Display Port conversion 0 Locked

    538 views
    4 replies
    Latest over 7 years ago
    by Takumi Suzuki1
  • Suggested Answer

    TUSB9261-Q1: Additional questions from my customer 0 Locked

    501 views
    2 replies
    Latest over 7 years ago
    by Orobianco-Italy
  • Suggested Answer

    SN65HVD3083E: IC destruction when noise enters the input/output terminals (A, B, Z, Y) 0 Locked

    867 views
    5 replies
    Latest over 7 years ago
    by Adrian Ymeraj
  • Answered

    TCAN1042V-Q1: input voltage 0 Locked

    398 views
    2 replies
    Latest over 7 years ago
    by Hiroshi Sato
  • Answered

    DS90UB913A-Q1: SCL and SDA state when PDB=Low 0 Locked

    677 views
    3 replies
    Latest over 7 years ago
    by Davor Glisic
  • Answered

    DS280DF810: request schematic review 0 Locked

    473 views
    2 replies
    Latest over 7 years ago
    by Rodrigo Natal
  • Suggested Answer

    DS90UB928QEVM: Technical Regulations of Radio Law of Japan 0 Locked

    459 views
    1 reply
    Latest over 7 years ago
    by Davor Glisic
  • Suggested Answer

    TMDS181: Power-up timing 0 Locked

    589 views
    3 replies
    Latest over 7 years ago
    by Francisco Javier Zamudio
  • Suggested Answer

    TCA9406: OE PIN configuration 0 Locked

    979 views
    5 replies
    Latest over 7 years ago
    by BOBBY
  • Answered

    TCA8418: Can I use diodes inline with the switches to prevent ghosting? 0 Locked

    1328 views
    4 replies
    Latest over 7 years ago
    by Richard Burnett
  • Suggested Answer

    SN65HVD1050A-Q1: Does this part need a common mode choke of filtering ? Can this IC stay unpowered without causing CANBus distortion or loading ? 0 Locked

    890 views
    6 replies
    Latest over 7 years ago
    by Miguel Robertson
  • Not Answered

    TLK1221: BER ability & test method 0 Locked

    421 views
    1 reply
    Latest over 7 years ago
    by Luis Omar Moran
  • Answered

    DS280DF810: DFE/CTLE/TX FIR settings start point 0 Locked

    880 views
    1 reply
    Latest over 7 years ago
    by Rodrigo Natal
<>