TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] What capacitance should my ESD diode be?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: ESD2CANXL24-Q1 , ESD2CAN24-Q1 , ESD2CANFD24-Q1 , ESD122 What should be considered when selecting a diode with parasitic capacitance?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83825I: How to adjust the Output Differential Voltage (VOD) of the DP83825I

    David Creger
    David Creger
    4540.DP83825I VOD Adjustment.pptx
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83TG720R-Q1: Why is my SGMII eye measurement distorted?

    Melissa Chang
    Melissa Chang
    Part Number: DP83TG720R-Q1 SGMII signal is high frequency low-voltage differential signal. Both layout design and measurements need to be accurate for good eye diagram capture. Common board design guidelines: 100ohms+/-10% differential traces…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Can an ESD diode experience latch-up?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: STRIKE Is there a risk of latch-up with ESD diodes? Should this be taken into design consideration?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    LMH0397: output error 0 Locked

    209 views
    1 reply
    Latest over 1 year ago
    by Nasser Mohammadi
  • Discussion

    TUSB1142: Specification and ACTIVE cables Locked

    453 views
    6 replies
    Latest over 1 year ago
    by David (ASIC) Liu
  • Answered

    DP83822I: VDDIO and VAVD ramp sequence 0 Locked

    317 views
    2 replies
    Latest over 1 year ago
    by Dean Hofstetter
  • Suggested Answer

    DS80PCI102: DS80PCI102 design question 0 Locked

    269 views
    1 reply
    Latest over 1 year ago
    by Nasser Mohammadi
  • Suggested Answer

    DS160PR810: Using fiber optic to transmit PCIE signals 0 Locked

    424 views
    1 reply
    Latest over 1 year ago
    by Nasser Mohammadi
  • Answered

    TUSB2036: Review shcmatic 0 Locked

    392 views
    6 replies
    Latest over 1 year ago
    by Brian Zhou
  • Suggested Answer

    TCAN1462-Q1: ISO11898-2:2016 table14 spec? 0 Locked

    335 views
    1 reply
    Latest over 1 year ago
    by Eric Schott1
  • Suggested Answer

    DS25BR100: 4-channel LVDS signal with Cat5e cable 0 Locked

    524 views
    3 replies
    Latest over 1 year ago
    by Nasser Mohammadi
  • Answered

    DS90UB936-Q1: data rate compatibilty 0 Locked

    545 views
    7 replies
    Latest over 1 year ago
    by Darrah Merillat
  • Suggested Answer

    TDP1204: For DP1.4 0 Locked

    658 views
    7 replies
    Latest over 1 year ago
    by David (ASIC) Liu
  • Answered

    DP83826I: Circuit diagram when strapping LED pins 0 Locked

    562 views
    6 replies
    Latest over 1 year ago
    by Atsushi Takahashi
  • Answered

    TUSB8020B: Intermittent SuperSpeed link losses -- update 0 Locked

    339 views
    2 replies
    Latest over 1 year ago
    by Michal Tyc
  • Answered

    DS10BR254: 2 or 4 output? 0 Locked

    302 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    SN65DSI86: part of the display image is distorted 0 Locked

    655 views
    14 replies
    Latest over 1 year ago
    by shlomz
  • Suggested Answer

    TDP142: CEC/I2C-bus translator 0 Locked

    733 views
    5 replies
    Latest over 1 year ago
    by Janz Bai
  • Not Answered

    DP83869HM: Rahul Bhagat 0 Locked

    270 views
    1 reply
    Latest over 1 year ago
    by Evan Mayhew
  • Answered

    TUSB8044A: Does TUSB8044A have any requirements for the host operating system? 0 Locked

    415 views
    4 replies
    Latest over 1 year ago
    by benson luo
  • Answered

    DP83TC811R-Q1: DP83TC811R-Q1 100 BASE-T1 Transmitter Power Spectral Density (ps) 0 Locked

    432 views
    4 replies
    Latest over 1 year ago
    by Kung Poyuan
  • Suggested Answer

    TCAN1043A-Q1: wake PIN question 0 Locked

    401 views
    2 replies
    Latest over 1 year ago
    by qinlei
  • Suggested Answer

    DS90UB941AS-Q1: Resolving the DSI signal correlation problem using TI941 0 Locked

    1345 views
    26 replies
    Latest over 1 year ago
    by Ben Dattilo
<>