TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] What capacitance should my ESD diode be?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: ESD2CANXL24-Q1 , ESD2CAN24-Q1 , ESD2CANFD24-Q1 , ESD122 What should be considered when selecting a diode with parasitic capacitance?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    HD3SS460: for flipping digital or analog signals in USBC 0 Locked

    206 views
    4 replies
    Latest over 2 years ago
    by David (ASIC) Liu
  • Not Answered

    DP83826E: How to enable the interrupt pin in Basic mode 0 Locked

    171 views
    3 replies
    Latest over 2 years ago
    by Melissa Chang
  • Suggested Answer

    SN65DP159: Display Port Link Training 0 Locked

    280 views
    1 reply
    Latest over 2 years ago
    by David (ASIC) Liu
  • Suggested Answer

    DS90UB936-Q1: IDX 0 Locked

    256 views
    7 replies
    Latest over 2 years ago
    by Vivaan Jaiswal
  • Suggested Answer

    DS90UB935-Q1: Configuration script 0 Locked

    234 views
    4 replies
    Latest over 2 years ago
    by Vivaan Jaiswal
  • Answered

    TS3USB3031: can the device used as 1:3 USB 2.0 Switch 0 Locked

    158 views
    3 replies
    Latest over 2 years ago
    by Stanton Weaver
  • Suggested Answer

    TS3USBCA4: Do we have a 1:2 MUX for SBU 0 Locked

    240 views
    1 reply
    Latest over 2 years ago
    by Brian Zhou
  • Answered

    TPD8S300A: Can I use TPD8S300A to realize OVP for SBU1, SBU2, DP, DM ports? 0 Locked

    385 views
    7 replies
    Latest over 2 years ago
    by Raymond Lin
  • Answered

    DS90UB933-Q1: Does 933-934 support AON (Asynchronization ON) ? 0 Locked

    137 views
    1 reply
    Latest over 2 years ago
    by Anthony Goldhawk
  • Answered

    TRS3221E: ROUT voltage is 3.6V when expecting VCC (4.9V - 0.6V) minimum 0 Locked

    212 views
    6 replies
    Latest over 2 years ago
    by Eric Malo
  • Not Answered

    TCA9509: IBIS 0 Locked

    174 views
    3 replies
    Latest over 2 years ago
    by BOBBY
  • Answered

    TCA9539-Q1: If I/O is configurated as an input, is there an internal current limit resistor? 0 Locked

    185 views
    2 replies
    Latest over 2 years ago
    by Tyler Townsend
  • Not Answered

    DS100MB203: Fan-out USB3.0 Rx pair data 0 Locked

    166 views
    1 reply
    Latest over 2 years ago
    by Evan Mayhew
  • Not Answered

    DS90UB948-Q1: do not output hs and vs signal in LVDS lane2 0 Locked

    328 views
    3 replies
    Latest over 2 years ago
    by Fadi Abdulhameed
  • Suggested Answer

    Are there a interface from PCIE to GRMII 0 Locked

    137 views
    1 reply
    Latest over 2 years ago
    by Nasser Mohammadi
  • Answered

    DisplayPort signal and optical fiber signal conversion chip 0 Locked

    416 views
    3 replies
    Latest over 2 years ago
    by Kevin Chen
  • Answered

    USB/ PCIE to LVDS solution 0 Locked

    1463 views
    3 replies
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    DS125DF1610: eye diagram is not in the middle 0 Locked

    142 views
    2 replies
    Latest over 2 years ago
    by Chris Zhao1
  • Not Answered

    DP83869HM: Skew / Length matching requirement TXD[3:0] & RXD[3:0] (11ps / 60mil) in RGMII layout guidelines datasheet (pg. 100) 0 Locked

    1415 views
    5 replies
    Latest over 2 years ago
    by Hillman Lin
  • Answered

    TCA9544A: I2C Rise/Fall time measurement timing 0 Locked

    636 views
    6 replies
    Latest over 2 years ago
    by DanS
<>