TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DS280DF810: How to use SigconArchitect to program 16-bits User Defined Generator Pattern

    Nasser Mohammadi
    Nasser Mohammadi
    Part Number: DS280DF810 Other Parts Discussed in Thread: SIGCONARCHITECT There are two purposes for this FAQ: 1). Channel register settings - using FPGA or ASIC - to generate 16-bits user pattern used for mask compliance test or other purposes. 2…
    • Answered
    • over 7 years ago
    • Interface
    • Interface forum
  • [FAQ] When implementing a USB 3.x signal redriver, what is the difference between pre-channel loss and post-channel loss?

    Malik Barton57
    Malik Barton57
    Other Parts Discussed in Thread: TUSB1002A I am implementing a USB 3.x signal redriver to help with signal integrity issues. I understand that a redriver provides equalization to the signal path but what losses are affected by this equalization?
    • Answered
    • over 7 years ago
    • Interface
    • Interface forum
  • [FAQ] How do I debug a TI USB Hubs when downstream ports are non-operational?

    Malik Barton57
    Malik Barton57
    Other Parts Discussed in Thread: TUSB8044 , TUSB8041A , TUSB8043 , TUSB8042 , TUSB4020BI , TUSB8020B , TUSB8041 , TUSB4041I I have implemented a USB Hub with four USB 3.1 Gen / USB 2.0 ports using TUSB8044 however the downstream ports don’t work when…
    • Answered
    • over 7 years ago
    • Interface
    • Interface forum
  • [FAQ] How to Enable DSxxxDFxxx to Lock to Any Data Rate within VCO Range

    Nasser Mohammadi
    Nasser Mohammadi
    Part Number: DS280DF810 Other Parts Discussed in Thread: SIGCONARCHITECT In this example, we use a non-standard data rate - for example 24.33Gbps - and configure register settings to lock to this data rate. Note: Data rate MUST be within the device…
    • Answered
    • over 7 years ago
    • Interface
    • Interface forum
  • [FAQ] DS280DF810: What are register settings to enable prbs generator and checker using a simple divide by 2, 4, or 8 clock

    Nasser Mohammadi
    Nasser Mohammadi
    Part Number: DS280DF810 Using DS280DFxxx or DS250DFxxx we can use a simple divide by 2, 4, or 8 of the data rate clock to generate different prbs pattern at different data rates up to 28Gbps. What are the register settings to make this happen?
    • Answered
    • over 7 years ago
    • Interface
    • Interface forum
  • [FAQ] DS250DF410: How to setup PRBS pattern generation/checker using divide by 2, 4, or 8 clock

    Nasser Mohammadi
    Nasser Mohammadi
    Part Number: DS250DF410 Other Parts Discussed in Thread: SIGCONARCHITECT Using a simple clock, DS250DFxxx and DS280DFxxx can generate different prbs patterns at different data rate up to 28Gbps. To make it very simple, SigconArchitect can be used to achieve…
    • Answered
    • over 7 years ago
    • Interface
    • Interface forum
  • [FAQ] PCA9306: Voltage levels translation

    Simon Arthur
    Simon Arthur
    Part Number: PCA9306 To allow proper translation of I2C signals from one voltage reference to another, both the high-level and low-level voltage thresholds need to be translated. However, these threshold voltages are not mentioned in the datasheet of…
    • Answered
    • over 8 years ago
    • Interface
    • Interface forum
<

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    ESD1LIN24-Q1: how to choose suitable ESD for LIN bus? 0 Locked

    543 views
    5 replies
    Latest over 2 years ago
    by Josh Prushing
  • Not Answered

    DP83848J: Trace length matching. 0 Locked

    356 views
    4 replies
    Latest over 2 years ago
    by Alvaro (Al-vuh-roe) Reyes
  • Not Answered

    PCA9534: Silicon and Documentation Issue 0 Locked

    312 views
    4 replies
    Latest over 2 years ago
    by Tyler Townsend
  • Suggested Answer

    DS90LV012A: SN65LVDT2DBVR drop-in compatible? 0 Locked

    213 views
    1 reply
    Latest over 2 years ago
    by Joshua Salinas
  • Suggested Answer

    TCA9617A: B-side to B-side connection issue 0 Locked

    536 views
    4 replies
    Latest over 2 years ago
    by Tyler Townsend
  • Not Answered

    TCAN4550: TCAN4551 vs TCAN4550: LDO 0 Locked

    317 views
    1 reply
    Latest over 2 years ago
    by Jonathan Nerger
  • Suggested Answer

    DS90UB947-Q1: does the 947 pattern CDIV_N have a range of 2~63 when using 800Mhz clock? 0 Locked

    190 views
    1 reply
    Latest over 2 years ago
    by Ben Dattilo
  • Not Answered

    DS90UB927Q-Q1: abnormal phenomenon with DS90UB927+DS90UB940 0 Locked

    198 views
    1 reply
    Latest over 2 years ago
    by Miguel Bolante
  • Answered

    SN65DSI84: LVDS channel Differences between SN65DSI84-Q1 and SN65DSI83-Q1 0 Locked

    237 views
    1 reply
    Latest over 2 years ago
    by Allison Noe
  • Answered

    DP83867IS: About the RX_CLK. 0 Locked

    170 views
    1 reply
    Latest over 2 years ago
    by Melissa Chang
  • Suggested Answer

    DS320PR1601RSCEVM: The design file for DS320PR1601RSCEVM 0 Locked

    295 views
    1 reply
    Latest over 2 years ago
    by David Waier
  • Suggested Answer

    DS320PR1601: The design source file for DS320PR1601: 0 Locked

    386 views
    1 reply
    Latest over 2 years ago
    by David Waier
  • Suggested Answer

    SN65LVDS352: SN65LVDS352: Switching characteristic 0 Locked

    167 views
    1 reply
    Latest over 2 years ago
    by Joshua Salinas
  • Not Answered

    TUSB212: could the device regular the signal when the host and salve communicate with each other at the beginning 0 Locked

    205 views
    3 replies
    Latest over 2 years ago
    by Ryan Kitto
  • Suggested Answer

    SN65DP159: TMDS_CLOCK_RATIO_STATUS issue 0 Locked

    184 views
    1 reply
    Latest over 2 years ago
    by David (ASIC) Liu
  • Not Answered

    TPD4E05U06: process check 0 Locked

    250 views
    1 reply
    Latest over 2 years ago
    by McKenzie Eaker
  • Suggested Answer

    DS90UB941AS-Q1: deserializer FPDLINK3 to MIPI DSI 0 Locked

    488 views
    1 reply
    Latest over 2 years ago
    by Josh Baik
  • Suggested Answer

    TIC12400-Q1: TIC12400-Q1 INx pins external pull up or pull down requirement 0 Locked

    402 views
    11 replies
    Latest over 2 years ago
    by Jonathan Nerger
  • Answered

    TCAN4550EVM: Rx FIFO 0 overflow error 0 Locked

    1217 views
    5 replies
    Latest over 2 years ago
    by Jonathan Nerger
  • Suggested Answer

    TPD12S016PWREVM: TPD12S016PWR 0 Locked

    191 views
    1 reply
    Latest over 2 years ago
    by Kuno Wu
<>