TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Not Answered

    SN74ACT245DW bit flipping 0 Locked

    493 views
    3 replies
    Latest over 13 years ago
    by Edwin Krasser
  • Not Answered

    equivalent circuit diagram of input and output stages for different logic family 0 Locked

    447 views
    1 reply
    Latest over 13 years ago
    by Edwin Krasser
  • Answered

    need information 0 Locked

    426 views
    7 replies
    Latest over 13 years ago
    by smitha pappu
  • Not Answered

    Need IBIS Model for SN74ALVCH16863DGG 0 Locked

    202 views
    1 reply
    Latest over 13 years ago
    by Chris Cockrill
  • Not Answered

    SN74LVC1G17 question 0 Locked

    306 views
    2 replies
    Latest over 13 years ago
    by Edwin Krasser
  • Not Answered

    Using the spice model in ADS 0 Locked

    964 views
    1 reply
    Latest over 13 years ago
    by Chris Cockrill
  • Not Answered

    need information 0 Locked

    610 views
    3 replies
    Latest over 13 years ago
    by Chris Cockrill
  • Not Answered

    High speed logic gates 0 Locked

    1915 views
    3 replies
    Latest over 13 years ago
    by Chris Cockrill
  • Discussion

    Using TXS0108E along with ULN2003A Locked

    398 views
    2 replies
    Latest over 13 years ago
    by sanjay kumar
  • Not Answered

    Switching thermocouple signals using an analogic Mux??? 0 Locked

    681 views
    1 reply
    Latest over 13 years ago
    by Chris Cockrill
  • Not Answered

    LVTTL transistor array 0 Locked

    334 views
    1 reply
    Latest over 13 years ago
    by Chris Cockrill
  • Not Answered

    Level 37 Hspice 0 Locked

    274 views
    1 reply
    Latest over 13 years ago
    by Chris Cockrill
  • Not Answered

    Comb generator design 0 Locked

    690 views
    1 reply
    Latest over 13 years ago
    by Chris Cockrill
  • Answered

    What is the minimum VIH value for the SN74HC74 flip-flop when supplied with 3.3V? 0 Locked

    592 views
    4 replies
    Latest over 13 years ago
    by Chris Cockrill
  • Answered

    TWL1200 YFF (R-XBGA-N49) Dimensions 0 Locked

    509 views
    2 replies
    Latest over 13 years ago
    by Mike H Meyer
  • Answered

    Please suggest a latch/register to drive a CD4066B Control Pin 0 Locked

    974 views
    3 replies
    Latest over 13 years ago
    by Chris Cockrill
  • Not Answered

    alvc164245 tri-state problem 0 Locked

    415 views
    1 reply
    Latest over 13 years ago
    by Hattie
  • Not Answered

    TSX0108E 0 Locked

    1136 views
    2 replies
    Latest over 13 years ago
    by Ed Walker
  • Answered

    SN74LVC2G17 0 Locked

    490 views
    5 replies
    Latest over 13 years ago
    by Michal Domaszewicz
  • Not Answered

    TS5A623157 - VIH threshold discrepancy 0 Locked

    323 views
    2 replies
    Latest over 13 years ago
    by Wabri
<>