TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Processors

Processors

Processors forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Processors support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search processors content or ask technical support questions on Sitara™ processors, digital signal processors (DSP) and automotive processors. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] PROCESSOR-SDK-TDAX: How to change input display pipeline in the DSS M2M WB node?

    Brijesh Jadav
    Brijesh Jadav
    Part Number: PROCESSOR-SDK-TDAX The patches shared on below link adds support for DSS memory to memory path in the vision apps and TIOVX. These patches are also integrated SDK8.6. By default, this patch uses VIDL2 pipeline as input pipeline and WB pipeline…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] TDA4VM: Process OpenVX Graph while simultaneously configuring a camera

    Nikhil Dasan
    Nikhil Dasan
    Part Number: TDA4VM How to configure a camera without affecting the OpenVX graph, while the single cam application graph is running
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design – Queries regarding Crystal selection and clock specifications

    Lavanya M R
    Lavanya M R
    Part Number: AM6442 AM2432 AM6411 AM2431 AM6422 AM6412 AM6421 AM2434 AM6441 Other Parts Discussed in Thread: TMDS64EVM , , AM3352 , AM62A3-Q1 , AM62L , OMAP-L138 Hi TI Experts, I have the below queries regarding the crystal selection. Recommended…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design – I2C interface

    Lavanya M R
    Lavanya M R
    Part Number: AM6442 Other Parts Discussed in Thread: AM62A7 , AM6412 , AM6422 , , AM2434 , SK-AM64B Hi TI Experts, I have the below queries regarding the I2C interface: Need information on the number of I2C interfaces available Termination of…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM623: Does AM62x support two 4GB DDR?

    Gibbs Shih
    Gibbs Shih
    Part Number: AM623 Hi, TI Partner Follow data sheet. it describe as below. DDR Subsystem (DDRSS) – Supports LPDDR4, DDR4 memory types – 16-Bit data bus with inline ECC – Supports speeds up to 1600 MT/s – Max addressable range • 8GBytes with DDR4…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] PROCESSOR-SDK-J721E: How to enable blending operation and two input video pipelines in DSS memory to memory path?

    Brijesh Jadav
    Brijesh Jadav
    Part Number: PROCESSOR-SDK-J721E DSS WB path can take input from the overlay manager output and overlay manager in the DSS can take input from two video pipelines and can blend the images and can send it out. In the current PSDKRA6.0, SDK supports only…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM623: SPI DATA MISO/MOSI usage for D0 / D1

    Martin Stelter
    Martin Stelter
    Part Number: AM623 SPI data pins are named as D0 and D1. Where can i find information about the usage regarding in/output or which one is MISO / MOSI?
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] TDA4VL: RGMII not working on MAIN_CPSW2G in SDK 8.5 and SDK 8.6

    Tanmay Patil
    Tanmay Patil
    Part Number: TDA4VL I want to use RGMII on MAIN_CPSW2G of TDA4VL. The link is up, but I am not able to establish a communication. I can see that Rx is working but Tx is not working.
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] RPMsg: How to add multiple endpoints to a remote core running RTOS?

    Nick Saulnier
    Nick Saulnier
    I am using RPMsg to communicate from Linux with a remote core running RTOS (e.g., R5F or M4F). I want to define multiple RPMsg endpoints in my remote core software. How do I do that? . This FAQ applies to AM62x, AM62A, AM64x, AM65x, and probably other…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] TMS320C6678: DDR3 Read write test code (or) How to do DDR3 test on C6678 EVM or K2H EVM board ?

    Shankari G
    Shankari G
    Part Number: TMS320C6678 Other Parts Discussed in Thread: SYSBIOS Hi Please provide "DDR3 Read write test code" (or) How to do DDR3 test on C6678 EVM or K2H EVM board ?
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Threads 197825 Discussions
  • Not Answered

    SK-AM62A-LP: Could you provide the binary file in board ID EEPROM (U38) ? 0

    153 views
    18 replies
    Latest 15 hours ago
    by Kallikuppa Sreenivasa
  • Not Answered

    SK-AM69: Accuracy is decreasing on TIDL using segmentation model on TIDL (the issue is with compile of the model ??) 0

    270 views
    15 replies
    Latest 15 hours ago
    by venk at
  • Not Answered

    SK-AM62A-LP: AM62A7-Q1:In version 10.01.00 of MCAL, the output signal of the SPI DEMO is incorrect. 0

    144 views
    9 replies
    Latest 16 hours ago
    by Nihar Potturu
  • Not Answered

    AM62A7: TI firmware builder and SBL boot mode question 0

    58 views
    1 reply
    Latest 16 hours ago
    by Meet Thakar
  • Not Answered

    AM620-Q1: How to signed M4 FW (am62-mcu-m4f0_0-fw) for HS-SE device? 0

    22 views
    1 reply
    Latest 16 hours ago
    by Meet Thakar
  • Answered

    AM62A7: Does gstreamer tiovxmultiscaler support dynamic pad addition and linking? 0

    72 views
    3 replies
    Latest 16 hours ago
    by Bas Vermeulen
  • Not Answered

    SK-AM62P-LP: DPI OUTPUT BT656 0

    31 views
    1 reply
    Latest 16 hours ago
    by Divyansh Mittal
  • Not Answered

    TDA4VM-Q1: Regarding the issue of no log output when starting from EMMC. 0

    68 views
    5 replies
    Latest 16 hours ago
    by Gokul Praveen
  • Not Answered

    J721S2XSOMXEVM: How to enabling USB3.0 on J721S2 EVM 0

    230 views
    22 replies
    Latest 16 hours ago
    by Gokul Praveen
  • Answered

    AM62L: SoC UART information output data (when UART boot before XMODEM's "C" output) 0

    309 views
    9 replies
    Latest 16 hours ago
    by GR
  • Suggested Answer

    AM62A7: Probability of timing errors in data obtained by lt9211 0

    29 views
    1 reply
    Latest 16 hours ago
    by Divyansh Mittal
  • Not Answered

    TDA4VEN-Q1: TDA4Entry Linux default release the MCU2_0/C7x_1/C7x_2 IPC handshake can not stable work. 0

    79 views
    2 replies
    Latest 16 hours ago
    by Gokul S
  • Not Answered

    AM3352: After unplugging the network cable for one minute and then plugging it back in, the communication message appeared to be confused 0

    136 views
    11 replies
    Latest 16 hours ago
    by Teja Rowthu
  • Suggested Answer

    May I ask, I saw that the AM64X series and AM243X processors support TSN. I wonder if they support IEEE802.1CB? 0

    76 views
    5 replies
    Latest 16 hours ago
    by Teja Rowthu
  • Not Answered

    TDA4VP-Q1: eMMC Timing Information for HS200 DDR Mode 0

    9 views
    0 replies
    Started 17 hours ago
    by Manikandan Murugan
  • Suggested Answer

    AM6422: ethnet DMA memory size 0

    225 views
    18 replies
    Latest 17 hours ago
    by Teja Rowthu
  • Suggested Answer

    LMR36503-Q1:LMR36503-Q1 rc snubber circuit resistance value and capacitor value recommendation 0

    61 views
    2 replies
    Latest 17 hours ago
    by min jeong
  • Not Answered

    TDA4VEN-Q1: How to use epwm on the mcu2-0 core? 0

    78 views
    3 replies
    Latest 17 hours ago
    by Tarun Mukesh Puvvada
  • Not Answered

    J721EXCPXEVM: Using WKUP-UART0 as MAIN-UART0 0

    26 views
    1 reply
    Latest 18 hours ago
    by Gokul Praveen
  • Not Answered

    AM2754-Q1: mcasp && cycle_get in r5f core 0

    60 views
    2 replies
    Latest 18 hours ago
    by Ming Wei
<>