TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] What capacitance should my ESD diode be?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: ESD2CANXL24-Q1 , ESD2CAN24-Q1 , ESD2CANFD24-Q1 , ESD122 What should be considered when selecting a diode with parasitic capacitance?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    TUSB216: move TUSB212 to TUSB216 0 Locked

    437 views
    1 reply
    Latest over 3 years ago
    by Malik Barton57
  • Answered

    TUSB6250: Transform USB to EMMC device consult 0 Locked

    756 views
    1 reply
    Latest over 3 years ago
    by Malik Barton57
  • Suggested Answer

    DP83869HM: SGMII / 100M mode with only using 2 capacitively coupled channels 0 Locked

    461 views
    3 replies
    Latest over 3 years ago
    by Kallikuppa Sreenivasa
  • Suggested Answer

    DP83TG720S-Q1: TX_TCLK125 jitter (Master) higher than 1.618ps when using 5M bandwidth 0 Locked

    1122 views
    20 replies
    Latest over 3 years ago
    by Kallikuppa Sreenivasa
  • Suggested Answer

    DP83869HM: How do I convert 10/100 copper ethernet to 1GbE fiber? 0 Locked

    281 views
    7 replies
    Latest over 3 years ago
    by Kallikuppa Sreenivasa
  • Suggested Answer

    DP83TD510E: DP83TD510E Linux Driver Status 0 Locked

    478 views
    6 replies
    Latest over 3 years ago
    by Kallikuppa Sreenivasa
  • Suggested Answer

    DP83822IF: What kind of signal level is required for XI input when crystal oscillator is used for reference clock? 0 Locked

    700 views
    19 replies
    Latest over 3 years ago
    by Kallikuppa Sreenivasa
  • Suggested Answer

    DP83TC811R-Q1: delay time during data receiving varies 0 Locked

    407 views
    3 replies
    Latest over 3 years ago
    by Kallikuppa Sreenivasa
  • Suggested Answer

    XIO1100: XIO1100ZGB repalcement 0 Locked

    333 views
    1 reply
    Latest over 3 years ago
    by Clemens Ladisch
  • Suggested Answer

    TCA9555: Reading the state of an output 0 Locked

    204 views
    1 reply
    Latest over 3 years ago
    by Clemens Ladisch
  • Answered

    DP83869HM: Request for DP83869HMRGZT design review 0 Locked

    517 views
    13 replies
    Latest over 3 years ago
    by Kallikuppa Sreenivasa
  • Answered

    DP83TC811S-Q1: TI PHYs for 100/1000BASE-T1 Compatibility 0 Locked

    1125 views
    11 replies
    Latest over 3 years ago
    by Kallikuppa Sreenivasa
  • Answered

    DP83TD510E-EVM: Can't communicate through a pair of DP83TD510E-EVM as media converters. 0 Locked

    1309 views
    18 replies
    Latest over 3 years ago
    by Kallikuppa Sreenivasa
  • Not Answered

    TVP7002: HSOUT and VSOUT have only one clock period,Why? 0 Locked

    272 views
    1 reply
    Latest over 3 years ago
    by Charles Tsai
  • Answered

    5"-7" LCD TFT screens 0 Locked

    327 views
    3 replies
    Latest over 3 years ago
    by Liaqat Khan
  • Answered

    DS90UH948-Q1: AC coupling capacitor over coaxial cable 0 Locked

    603 views
    3 replies
    Latest over 3 years ago
    by Casey McCrea
  • Suggested Answer

    TMDS181: TMDS181 Application problems 0 Locked

    493 views
    3 replies
    Latest over 3 years ago
    by Brian Zhou
  • Suggested Answer

    HD3SS3220: When use as UFP port, how should TX and RX connect with CPU and USB device? 0 Locked

    598 views
    7 replies
    Latest over 3 years ago
    by Brian Zhou
  • Answered

    SN65LVDS93A: No internal Pull up/down ? 0 Locked

    340 views
    3 replies
    Latest over 3 years ago
    by Clemens Ladisch
  • Not Answered

    DP83867E: FPGA-PHY communication error 0 Locked

    997 views
    30 replies
    Latest over 3 years ago
    by Onur Kusakoglu
<>