TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] What capacitance should my ESD diode be?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: ESD2CANXL24-Q1 , ESD2CAN24-Q1 , ESD2CANFD24-Q1 , ESD122 What should be considered when selecting a diode with parasitic capacitance?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    TCAN330: Design Question 0 Locked

    551 views
    1 reply
    Latest over 6 years ago
    by Miguel Robertson
  • Not Answered

    TPD1E6B06: what's the maximum and minimum I/O capacitance of TPD1E6B06 ? 0 Locked

    326 views
    1 reply
    Latest over 6 years ago
    by Cameron Phillips
  • Not Answered

    TUSB9261: TUSB9261 EVM Board identify issue 0 Locked

    313 views
    1 reply
    Latest over 6 years ago
    by Brian Zhou
  • Suggested Answer

    DS125DF410: About Initiating Aaptation 0 Locked

    241 views
    3 replies
    Latest over 6 years ago
    by Nasser Mohammadi
  • Answered

    SN75DPHY440SS: raw data validation and special pin swap case 0 Locked

    527 views
    1 reply
    Latest over 6 years ago
    by Nasser Mohammadi
  • Suggested Answer

    DS90UB954-Q1: DS90UB954-Q1 0 Locked

    271 views
    1 reply
    Latest over 6 years ago
    by Casey McCrea
  • Answered

    TPD4E1U06: Sd card interface HC, XC 0 Locked

    382 views
    3 replies
    Latest over 6 years ago
    by Alec Forbes
  • Answered

    TPD4E02B04: USB ID pin 0 Locked

    331 views
    3 replies
    Latest over 6 years ago
    by Alec Forbes
  • Suggested Answer

    SN75LVDS83B: Transmitter output clock problem 0 Locked

    454 views
    3 replies
    Latest over 6 years ago
    by Ikechukwu Anyiam
  • Not Answered

    DS90UB933-Q1: DS90UB933-Q1 and DS90UB954-Q1: Urgent . 0 Locked

    1448 views
    15 replies
    Latest over 6 years ago
    by Mostafa Shuva
  • Answered

    DS90UB948-Q1: Output low of LVDS pins but working GPIOs 0 Locked

    413 views
    5 replies
    Latest over 6 years ago
    by Henrik Jahnke1
  • Answered

    SN65LVDT14: Is their a maximum load that the SN65LVDT14 chip can handle? 0 Locked

    463 views
    4 replies
    Latest over 6 years ago
    by Yaser Ibrahim
  • Answered

    DS90UB927Q-Q1: Is there any status register that can indicate oLDI PLL status? 0 Locked

    295 views
    2 replies
    Latest over 6 years ago
    by Cage Chen
  • Answered

    TPS65987D: Boot Mode Pin Strapping 0 Locked

    719 views
    1 reply
    Latest over 6 years ago
    by Scott T
  • Suggested Answer

    TCAN1044V-Q1: The VIO supply in standby mode 0 Locked

    332 views
    1 reply
    Latest over 6 years ago
    by Miguel Robertson
  • Answered

    USB-C-PD-DUO-EVM: programming issue 0 Locked

    383 views
    1 reply
    Latest over 6 years ago
    by Scott T
  • Answered

    XIO2001: XIO2001 not detected at all 0 Locked

    521 views
    3 replies
    Latest over 6 years ago
    by Ahmet Cagri KIRISIK
  • Answered

    TPS65986: Power Negotiation in Mini-dock Coniguration 0 Locked

    322 views
    1 reply
    Latest over 6 years ago
    by Scott T
  • Answered

    DS90UB954-Q1: CMLOUT eye width 0 Locked

    694 views
    6 replies
    Latest over 6 years ago
    by Tomoaki Yoshida91
  • Suggested Answer

    DS90UB941AS-Q1: DS90UB941 issues 0 Locked

    1434 views
    1 reply
    Latest over 6 years ago
    by Steven(Shenzhen) Shi
<>