TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Can the input voltage (Vi) to my logic device be higher than the supply voltage (Vcc)?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ This question is really about the input structure of a logic device. There are primarily two types of CMOS input structures - one with a positive clamping diode, and one without…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Where do I connect the thermal pad of the logic QFN devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Power and Thermals >> Current FAQ Some datasheets do not specify what should be done with the thermal pad, such as in the image below: The thermal pad is recommended to be soldered to the PCB and electrically…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum capacitive load that a logic device can drive?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC2G34 FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are a few issues with trying to determine a maximum capacitive load for a standard CMOS logic device. First is propagation delay…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Why does a logic device's part number have an E4/G4 suffix?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Quality and Manufacturing >> Current FAQ In short, there will be no difference between a device labelled SN74xxG4 and SN74xx. Historically, G4 and E4 suffixes meant that the devices were rated to be "Green" or…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the difference between TXS TXB and LSF devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74AHC123A: About the usage of leading edge detector 0 Locked

    289 views
    2 replies
    Latest over 1 year ago
    by ziyu liu
  • Suggested Answer

    CD4069UB: As per datasheet it shows lead finish for MPN CD4069UBPWR "NiPdAu | Sn". Can you please confirm whether that the parts CD4069UBPWR is having the SN plating or NiPdAu plating? 0 Locked

    503 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    TXV0106-Q1: Unused Input and output 0 Locked

    265 views
    2 replies
    Latest over 1 year ago
    by Michael Ikwuyum
  • Suggested Answer

    SN74AXCH1T45: 50MHz issue: Translation from 3.3V to 0.75V 0 Locked

    272 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AXCH8T245: 25MHz translation issue 3.3V to 0.75V 0 Locked

    288 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    TXB0304: eSPI redriver 0 Locked

    366 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AXC4T774-Q1: Where do I find maximum power dissipation for a device? 0 Locked

    308 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    SN54SC6T17-SEP: Figure 7-2, VIH(min) and VIL(max), Tabular Format Available? 0 Locked

    522 views
    6 replies
    Latest over 1 year ago
    by Rob Weinstein
  • Suggested Answer

    SN74GTL2014: 仿真相关问题——仿真与实测结果拟合不上 0 Locked

    315 views
    1 reply
    Latest over 1 year ago
    by Michael Ikwuyum
  • Suggested Answer

    SN74LVC1G175: SN74LVC1G175 0 Locked

    281 views
    3 replies
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    CD4054B: CD4504B Low to Hi Translation 0 Locked

    286 views
    2 replies
    Latest over 1 year ago
    by Varunesh Kumar
  • Answered

    CD4050B: CD4050B Input dt/dv limitations ? +1 Locked

    368 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    CD4043B-MIL: Is there a single channel small RS Latch out there? 0 Locked

    2019 views
    6 replies
    Latest over 1 year ago
    by Charlie Kupelian
  • Suggested Answer

    SN74LV595A: Daisy chaining 2 SN74LV 595 parts together and race condition 0 Locked

    325 views
    1 reply
    Latest over 1 year ago
    by Clemens Ladisch
  • Answered

    SN74AXC4T774: Internal pull-down resistors on the IOs: dynamic or static? 0 Locked

    310 views
    3 replies
    Latest over 1 year ago
    by Michael Ikwuyum
  • Suggested Answer

    SN74LVC2G125-Q1: Is there any risk in connecting OE to GND? 0 Locked

    233 views
    1 reply
    Latest over 1 year ago
    by Malcolm Lyn
  • Answered

    SN74AVC2T45: Power off sequence 0 Locked

    207 views
    1 reply
    Latest over 1 year ago
    by Michael Ikwuyum
  • Answered

    SN74LVC8T245: Power off sequence 0 Locked

    244 views
    1 reply
    Latest over 1 year ago
    by Michael Ikwuyum
  • Answered

    SN74LVC2G74-Q1: Operation as both D Flip-Flop and S/R Latch depending on clock signal input 0 Locked

    1298 views
    2 replies
    Latest over 1 year ago
    by Matthew Hanna
  • Suggested Answer

    SN74AXC4T245-Q1: Life time expectancy 0 Locked

    242 views
    4 replies
    Latest over 1 year ago
    by Clemens Ladisch
<>