TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] What capacitance should my ESD diode be?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: ESD2CANXL24-Q1 , ESD2CAN24-Q1 , ESD2CANFD24-Q1 , ESD122 What should be considered when selecting a diode with parasitic capacitance?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN65LVDS387: Thermal Data Required 0 Locked

    287 views
    1 reply
    Latest over 3 years ago
    by David (ASIC) Liu
  • Suggested Answer

    DS125DF410: Design help with PS 0 Locked

    187 views
    1 reply
    Latest over 3 years ago
    by Drew Miller1
  • Suggested Answer

    TIC10024-Q1: comparator threshold questions 0 Locked

    345 views
    5 replies
    Latest over 3 years ago
    by Jonathan Nerger
  • Suggested Answer

    TPS25810: charging current question 0 Locked

    199 views
    1 reply
    Latest over 3 years ago
    by Adam Mc Gaffin
  • Suggested Answer

    DP83822I: BSDL Model 0 Locked

    244 views
    3 replies
    Latest over 3 years ago
    by Vikram Sharma
  • Suggested Answer

    TUSB546-DCI: DP Aux 0 Locked

    251 views
    1 reply
    Latest over 3 years ago
    by Malik Barton57
  • Answered

    PCB Stackups for USB 2.0 0 Locked

    752 views
    3 replies
    Latest over 3 years ago
    by Malik Barton57
  • Answered

    DS90UB953-Q1: Schematic review 0 Locked

    560 views
    10 replies
    Latest over 3 years ago
    by Justin Phan
  • Answered

    DP83869HM: What external terminations required for transformerless operation on MDI 0 Locked

    500 views
    3 replies
    Latest over 3 years ago
    by Vikram Sharma
  • Suggested Answer

    DS90UB953-Q1: Layout suggestions for high-speed signal lines and power lines of PoC 0 Locked

    175 views
    1 reply
    Latest over 3 years ago
    by Casey McCrea
  • Not Answered

    DS90UB949-Q1: PWM pass through and map the GPIO 0 Locked

    584 views
    6 replies
    Latest over 3 years ago
    by Aaron Heng
  • Suggested Answer

    DP83822IF: pull down resistor on MDIO 0 Locked

    387 views
    1 reply
    Latest over 3 years ago
    by Vikram Sharma
  • Not Answered

    DP83867IR: Compliance test jitter inconsistency 0 Locked

    657 views
    5 replies
    Latest over 3 years ago
    by Vikram Sharma
  • Answered

    DS90UH948-Q1: MAP Tab not showing up in ALP 0 Locked

    333 views
    5 replies
    Latest over 3 years ago
    by Vishy Viswanathan
  • Answered

    DP83867IR: DP83867IR pin spec and requirement 0 Locked

    167 views
    3 replies
    Latest over 3 years ago
    by Vikram Sharma
  • Suggested Answer

    SN65LBC031: Signaling rate and ASC pin setting 0 Locked

    213 views
    1 reply
    Latest over 3 years ago
    by Eric Schott1
  • Answered

    TUSB4020BI: way to connect the BATEN pin 0 Locked

    269 views
    4 replies
    Latest over 3 years ago
    by JMMN
  • Answered

    Schematic and layout checklist (SNLA271) 0 Locked

    359 views
    1 reply
    Latest over 3 years ago
    by Casey McCrea
  • Suggested Answer

    DS90UB954-Q1EVM: image output issue with EVM 0 Locked

    194 views
    1 reply
    Latest over 3 years ago
    by Casey McCrea
  • Answered

    PCA9543A: the input rise/fall time of I2C in Timing Requirements 0 Locked

    288 views
    1 reply
    Latest over 3 years ago
    by Tyler Townsend
<>